## Motherboard Chipsets Provided by CPU manufacturer (Intel, AMD, etc) Provide integration of several common functions Cache Controller PCI Bus Interface Dram Controller Bridges to other busses ISA, USB, etc. Used to be provided by third party vendors but these could not keep up with complexity of new CPUs, also hard to make time to market goals.

7/24/00





























## **Key Features of AGP** Allows dual edge clocking on 66 Mhz bus Data transferred on BOTH edges of clock (called 2X AGP) Data bandwidth is 4 bytes \* 133 Mhz = 533 MB/s ♦ AGP 2.0 added 4X mode to increase bandwidth to 1066 MBs Implements sideband addressing for transaction commands Separate command bus for transaction commands Can queue up multiple transactions via command bus, data transfer on data bus is continuous as one transaction finishes and another begins. 7/24/00 16



17





## Characteristics of High Performance Busses

- Wider is better (at least 32-bit data width)
- Dual edge clocking
- Split Transactions (issue a command to IO device to start transfer), then come back later when data is ready
- Bus Mastership
- Advanced Signaling
  - Limited voltage swing, differential signaling

7/24/00

20



