# 3.3V 8K/16K x 9 Synchronous Dual Port Static RAM ### **Features** - True Dual-Ported memory cells which allow simultaneous access of the same memory location - Two Flow-Through/Pipelined devices - -8K x 9 organization (CY7C09159V) - 16K x 9 organization (CY7C09169V) - Three Modes - Flow-Through - Pipelined - Burst - Pipelined output mode on both ports allows fast 83-MHz operation - 0.35-micron CMOS for optimum speed/power - High-speed clock to data access 7.5<sup>[1]</sup>/9/12 ns (max.) - 3.3V Low operating power - Active = 135 mA (typical) - Standby = 10 μA (typical) - Fully synchronous interface for easier operation - · Burst counters increment addresses internally - Shorten cycle times - Minimize bus noise - Supported in Flow-Through and Pipelined modes - · Dual Chip Enables for easy depth expansion - Automatic power-down - Commercial and industrial temperature ranges - · Available in 100-pin TQFP - See page 6 for Load Conditions. $A_0-A_{12}$ for 8K; $A_0-A_{13}$ for 16K. ### **Functional Description** The CY7C09159V and CY7C09169V are high-speed synchronous CMOS 8K and 16K x 9 dual-port static RAMs. Two ports are provided, permitting independent, simultaneous access for reads and writes to any location in memory. [3] Registers on control, address, and data lines allow for minimal set-up and hold times. In pipelined output mode, data is registered for decreased cycle time. Clock to data valid $t_{\rm CD2}$ = 7.5 ns [1] (pipelined). Flow-through mode can also be used to bypass the pipelined output register to eliminate access latency. In flow-through mode data will be available $t_{\rm CD1}$ = 18 ns after the address is clocked into the device. Pipelined output or flow-through mode is selected via the $\overline{\rm FT}/{\rm Pipe}$ pin. Each port contains a burst counter on the input address register. The internal write pulse width is independent of the LOW-to-HIGH transition of the clock signal. The internal write pulse is self-timed to allow the shortest possible cycle times. A HIGH on $\overline{\text{CE}}_0$ or LOW on $\text{CE}_1$ for one clock cycle will power down the internal circuitry to reduce the static power consumption. The use of multiple Chip Enables allows easier banking of multiple chips for depth expansion configurations. In the pipelined mode, one cycle is required with $\overline{\text{CE}}_0$ LOW and $\text{CE}_1$ HIGH to reactivate the outputs. Counter enable inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast interleaved memory applications. A port's burst counter is loaded with the port's Address Strobe (ADS). When the port's Count Enable (CNTEN) is asserted, the address counter will increment on each LOW-to-HIGH transition of that port's clock signal. This will read/write one word from/into each successive address location until CNTEN is deasserted. The counter can address the entire memory array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter. All parts are available in 100-pin Thin Quad Plastic Flatpack (TQFP) packages. ### Note: 3. When simultaneously writing to the same location, final value cannot be guaranteed. # **Pin Configuration** ### 100-Pin TQFP (Top View) ### Note: 4. This pin is NC for CY7C09159V. ### **Selection Guide** | | CY7C09159V<br>CY7C09169V<br>-7 <sup>[1]</sup> | CY7C09159V<br>CY7C09169V<br>-9 | CY7C09159V<br>CY7C09169V<br>-12 | |---------------------------------------------------------------------------|-----------------------------------------------|--------------------------------|---------------------------------| | f <sub>MAX2</sub> (MHz) (Pipelined) | 83 | 67 | 50 | | Max Access Time (ns) (Clock to Data, Pipelined) | 7.5 | 9 | 12 | | Typical Operating Current I <sub>CC</sub> (mA) | 155 | 135 | 115 | | Typical Standby Current for I <sub>SB1</sub> (mA) (Both ports TTL Level) | 25 | 20 | 20 | | Typical Standby Current for I <sub>SB3</sub> (μA) (Both ports CMOS Level) | 10 μΑ | 10 μΑ | 10 μΑ | ### **Pin Definitions** | Left Port | Right Port | Description | | | | | |--------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A <sub>0L</sub> -A <sub>13L</sub> | A <sub>0R</sub> -A <sub>13R</sub> | Address Inputs (A <sub>0</sub> –A <sub>12</sub> for 8K; A <sub>0</sub> –A <sub>13</sub> for 16K devices). | | | | | | ADS <sub>L</sub> | ADS <sub>R</sub> | Address Strobe Input. Used as an address qualifier. This signal should be asserted LOW during normal read or write transactions. Asserting this signal LOW also loads the burst address counter with data present on the I/O pins. | | | | | | CE <sub>0L</sub> ,CE <sub>1L</sub> | CE <sub>0R</sub> ,CE <sub>1R</sub> | Chip Enable Input. To select either the left or right port, both $\overline{CE}_0$ AND $CE_1$ must be asserted to their active states $(\overline{CE}_0 \le V_{IL} \text{ and } CE_1 \ge V_{IH})$ . | | | | | | CLK <sub>L</sub> | CLK <sub>R</sub> | Clock Signal. This input can be free-running or strobed. Maximum clock input rate is f <sub>MAX</sub> . | | | | | | CNTENL | CNTEN <sub>R</sub> | Counter Enable Input. Asserting this signal LOW increments the burst address counter of its respective port on each rising edge of CLK. CNTEN is disabled if ADS or CNTRST are asserted LOW. | | | | | | CNTRST <sub>L</sub> | CNTRST <sub>R</sub> | Counter Reset Input. Asserting this signal LOW resets the burst address counter of its respective port to zero. CNTRST is not disabled by asserting ADS or CNTEN. | | | | | | I/O <sub>0L</sub> –I/O <sub>8L</sub> | I/O <sub>0R</sub> –I/O <sub>8R</sub> | Data Bus Input/Output (I/O <sub>0</sub> –I/O <sub>7</sub> for x8 devices; I/O <sub>0</sub> –I/O <sub>8</sub> for x9 devices). | | | | | | ŌĒL | ŌĒ <sub>R</sub> | Output Enable Input. This signal must be asserted LOW to enable the I/O data pins during read operations. | | | | | | R/W <sub>L</sub> | R/W <sub>R</sub> | Read/Write Enable Input. This signal is asserted LOW to write to the dual-port memory array. For read operations, assert this pin HIGH. | | | | | | FT/PIPE <sub>L</sub> | FT/PIPE <sub>R</sub> | Flow-Through/Pipelined Select Input. For flow-through mode operation, assert this pin LOW. For pipelined mode operation, assert this pin HIGH. | | | | | | GND | • | Ground Input. | | | | | | NC | | No Connect. | | | | | | V <sub>CC</sub> | | Power Input. | | | | | # **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) | Storage Temperature65°C to +150°C | |----------------------------------------------------------------------------| | Ambient Temperature with Power Applied–55°C to +125°C | | Supply Voltage to Ground Potential0.5V to +4.6V | | DC Voltage Applied to Outputs in High Z State0.5V to V <sub>CC</sub> +0.5V | | DC Input Voltage0.5V to V <sub>CC</sub> +0.5V | | Output Current into Outputs (LOW)20 mA | | Static Discharge Voltage | >2001V | |--------------------------|---------| | Latch-Up Current | >200 mA | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | | | |------------|------------------------|----------------------------------|--|--| | Commercial | 0°C to +70°C | $3.3\text{V} \pm 300 \text{ mV}$ | | | | Industrial | -40°C to +85°C | 3.3V ± 300 mV | | | Shaded area contains advance information. # **Electrical Characteristics** Over the Operating Range | | | | CY7C09159V<br>CY7C09169V | | | | | | | | | | |------------------|-----------------------------------------------------------------------------------------|---------|--------------------------|--------------------------|------|------|------|------|------|------|------|------| | | | | | <b>-7</b> <sup>[1]</sup> | | | -9 | | | -12 | | | | Parameter | Description | | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage (V <sub>CC</sub> = Min., I <sub>OH</sub> = - | 4.0 mA) | 2.4 | | | 2.4 | | | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage (V <sub>CC</sub> = Min., I <sub>OH</sub> = + | 4.0 mA) | | | 0.4 | | | 0.4 | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | 2.0 | | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | | | 0.8 | | | 0.8 | V | | I <sub>OZ</sub> | Output Leakage Current | | -10 | | 10 | -10 | | 10 | -10 | | 10 | μΑ | | I <sub>CC</sub> | Operating Current (V <sub>CC</sub> = Max., | Com'l. | | 155 | 275 | | 135 | 230 | | 115 | 180 | mA | | | I <sub>OUT</sub> = 0 mA) Outputs Disabled | Indust. | | | | | 185 | 300 | | 155 | 250 | mA | | I <sub>SB1</sub> | Standby Current (Both Ports TTL | Com'l. | | 25 | 85 | | 20 | 75 | | 20 | 70 | mA | | | Level) <sup>[5]</sup> $\overline{CE}_L$ & $\overline{CE}_R \ge V_{IH}$ , $f = f_{MAX}$ | Indust. | | | | | 35 | 85 | | 30 | 80 | mA | | I <sub>SB2</sub> | Standby Current (One Port TTL Level)[5] | Com'l. | | 105 | 165 | | 95 | 155 | | 85 | 140 | mA | | | $\overline{CE}_L \mid \overline{CE}_R \ge V_{IH}, f = f_{MAX}$ | Indust. | | | | | 105 | 165 | | 95 | 150 | mA | | I <sub>SB3</sub> | Standby Current (Both Ports CMOS | Com'l. | | 10 | 250 | | 10 | 250 | | 10 | 250 | μΑ | | | Level) <sup>[5]</sup> $\overline{CE}_L$ & $\overline{CE}_R \ge V_{CC} - 0.2V$ , f = 0 | Indust. | | | | | 10 | 250 | | 10 | 250 | μΑ | | I <sub>SB4</sub> | Standby Current (One Port CMOS | Com'l. | | 95 | 125 | | 85 | 115 | | 75 | 100 | mA | | | Level) <sup>[5]</sup> $\overline{CE}_L \mid \overline{CE}_R \ge V_{IH}$ , $f = f_{MAX}$ | Indust. | | | • | | 95 | 125 | | 85 | 110 | mA | Shaded area contains advance information. # Capacitance | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.3V$ | 10 | pF | Note: 5. $\overline{CE}_L$ and $\overline{CE}_R$ are internal signals. To select either the left or right port, both $\overline{CE}_0$ AND $CE_1$ must be asserted to their active states $(\overline{CE}_0 \le V_{IL})$ and $CE_1 \ge V_{IH}$ . ### **AC Test Loads** - (a) Normal Load (Load 1) - (b) Thévenin Equivalent (Load 1) - (c) Three-State Delay (Load 2) (Used for t<sub>CKLZ</sub>, t<sub>OLZ</sub>, & t<sub>OHZ</sub> including scope and jig) ### AC Test Loads (Applicable to -7 only)[6] ### (a) Load 1 (-7 only) ### (b) Load Derating Curve ### Note: 6. Test Conditions: C = 10 pF. # **Switching Characteristics** Over the Operating Range | | | CY7C09159V | | | | | | | |-------------------|------------------------------------------|------------|-------------------------|------|------|------|------|------| | | | -7 | <b>7</b> <sup>[1]</sup> | | | | | | | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | f <sub>MAX1</sub> | f <sub>Max</sub> Flow-Through | | 45 | | 40 | | 33 | MHz | | f <sub>MAX2</sub> | f <sub>Max</sub> Pipelined | | 83 | | 67 | | 50 | MHz | | t <sub>CYC1</sub> | Clock Cycle Time - Flow-Through | 22 | | 25 | | 30 | | ns | | t <sub>CYC2</sub> | Clock Cycle Time - Pipelined | 12 | | 15 | | 20 | | ns | | t <sub>CH1</sub> | Clock HIGH Time - Flow-Through | 7.5 | | 12 | | 12 | | ns | | t <sub>CL1</sub> | Clock LOW Time - Flow-Through | 7.5 | | 12 | | 12 | | ns | | t <sub>CH2</sub> | Clock HIGH Time - Pipelined | 5 | | 6 | | 8 | | ns | | t <sub>CL2</sub> | Clock LOW Time - Pipelined | 5 | | 6 | | 8 | | ns | | t <sub>R</sub> | Clock Rise Time | | 3 | | 3 | | 3 | ns | | t <sub>F</sub> | Clock Fall Time | | 3 | | 3 | | 3 | ns | | t <sub>SA</sub> | Address Set-up Time | 4 | | 4 | | 4 | | ns | | t <sub>HA</sub> | Address Hold Time | 0 | | 1 | | 1 | | ns | | t <sub>SC</sub> | Chip Enable Set-up Time | 4 | | 4 | | 4 | | ns | | t <sub>HC</sub> | Chip Enable Hold Time | 0 | | 1 | | 1 | | ns | | t <sub>SW</sub> | R/W Setup Time | 4 | | 4 | | 4 | | ns | | t <sub>HW</sub> | R/W Hold Time | 0 | | 1 | | 1 | | ns | | t <sub>SD</sub> | Input Data Set-up Time | 4 | | 4 | | 4 | | ns | | t <sub>HD</sub> | Input Data Hold Time | 0 | | 1 | | 1 | | ns | | t <sub>SAD</sub> | ADS Set-up Time | 4 | | 4 | | 4 | | ns | | t <sub>HAD</sub> | ADS Hold Time | 0 | | 1 | | 1 | | ns | | t <sub>SCN</sub> | CNTEN Set-up Time | 4 | | 4 | | 4 | | ns | | t <sub>HCN</sub> | CNTEN Hold Time | 0 | | 1 | | 1 | | ns | | t <sub>SRST</sub> | CNTRST Set-up Time | 4 | | 4 | | 4 | | ns | | t <sub>HRST</sub> | CNTRST Hold Time | 0 | | 1 | | 1 | | ns | | t <sub>OE</sub> | Output Enable to Data Valid | | 9 | | 10 | | 12 | ns | | t <sub>OLZ</sub> | OE to Low Z | 2 | | 2 | | 2 | | ns | | t <sub>OHZ</sub> | OE to High Z | 1 | 7 | 1 | 7 | 1 | 7 | ns | | t <sub>CD1</sub> | Clock to Data Valid - Flow-Through | | 18 | | 20 | | 25 | ns | | t <sub>CD2</sub> | Clock to Data Valid - Pipelined | | 7.5 | | 9 | | 12 | ns | | t <sub>DC</sub> | Data Output Hold After Clock HIGH | 2 | | 2 | | 2 | | ns | | t <sub>CKHZ</sub> | Clock HIGH to Output High Z | 2 | 9 | 2 | 9 | 2 | 9 | ns | | t <sub>CKLZ</sub> | Clock HIGH to Output Low Z | 2 | | 2 | | 2 | | ns | | Port to Port | Delays | | 1 | | | 1 | 1 | | | t <sub>CWDD</sub> | Write Port Clock High to Read Data Delay | | 35 | | 40 | | 40 | ns | | t <sub>CCS</sub> | Clock to Clock Set-up Time | | 10 | | 15 | | 15 | ns | | | | | | | 1 | 1 | 1 | | ### **Switching Waveforms** Read Cycle for Flow-Through Output ( $\overline{FT}/PIPE = V_{IL}$ )[7, 8, 9, 10] # Read Cycle for Pipelined Operation ( $\overline{\text{FT}}/\text{PIPE} = V_{\text{IH}})^{[7, 8, 9, 10]}$ - 7. OE is asynchronously controlled; all other inputs are synchronous to the rising clock edge. 8. ADS = V<sub>IL</sub>, CNTEN and CNTRST = V<sub>IH</sub> 9. The output is disabled (high-impedance state) by CE<sub>0</sub>=V<sub>IH</sub> or CE<sub>1</sub> = V<sub>IL</sub> following the next rising edge of the clock. 10. Addresses do not have to be accessed sequentially since ADS = V<sub>IL</sub> constantly loads the address on the rising edge of the CLK. Numbers are for reference only. Bank Select Pipelined Read<sup>[11, 12]</sup> # Left Port Write to Flow-Through Right Port Read<sup>[13, 14, 15, 16]</sup> - In this depth expansion example, B1 represents Bank #1 and B2 is Bank #2; Each Bank consists of one Cypress dual-port device from this data sheet. ADDRESS<sub>(B1)</sub> = ADDRESS<sub>(B2)</sub>. OE and ADS = V<sub>IL</sub>; CE<sub>1(B1)</sub>, CE<sub>1(B2)</sub>, RM, CNTEN, and CNTRST = V<sub>IH</sub>. The same waveforms apply for a right port write to flow-through left port read. CE<sub>0</sub> and ADS = V<sub>IL</sub>; CE<sub>1</sub>, CNTEN, and CNTRST = V<sub>IH</sub>. OE = V<sub>IL</sub> for the right port, which is being read from. OE = V<sub>IH</sub> for the left port, which is being written to. If t<sub>CCS</sub> ≤ maximum specified, then data from right port READ is not valid until the maximum specified for t<sub>CWDD</sub>. If t<sub>CCS</sub>>maximum specified, then data is not valid until the set than toward does not apply in this case. until $t_{CCS} + t_{CD1}$ . $t_{CWDD}$ does not apply in this case. Pipelined Read-to-Write-to-Read $(\overline{OE} = V_{IL})^{[10, 17, 18, 19]}$ Pipelined Read-to-Write-to-Read (OE Controlled)<sup>[10, 17, 18, 19]</sup> - 17. Output state (HIGH, LOW, or High-Impedance) is determined by the previous cycle control signals. 18. CE<sub>0</sub> and ADS = V<sub>IL</sub>; CE<sub>1</sub>, CNTEN, and CNTRST = V<sub>IH</sub>. 19. During "No operation," data in memory at the selected address may be corrupted and should be rewritten to ensure data integrity. Flow-Through Read-to-Write-to-Read $(\overline{OE} = V_{IL})^{[8, 10, 17, 18, 19]}$ Flow-Through Read-to-Write-to-Read (OE Controlled)<sup>[8, 10, 17, 18, 19]</sup> # Pipelined Read with Address Counter Advance<sup>[20]</sup> ## Flow-Through Read with Address Counter Advance<sup>[20]</sup> ### Note: 20. $\overline{CE}_0$ and $\overline{OE}$ = $V_{IL}$ ; $CE_1$ , $R/\overline{W}$ and $\overline{CNTRST}$ = $V_{IH}$ . Write with Address Counter Advance (Flow-Through or Pipelined Outputs)<sup>[21, 22]</sup> - 21. $\overline{CE}_0$ and $R/\overline{W} = V_{IL}$ ; $CE_1$ and $\overline{CNTRST} = V_{IH}$ . 22. The "Internal Address" is equal to the "External Address" when $\overline{ADS} = V_{IL}$ and equals the counter output when $\overline{ADS} = V_{IH}$ . # Switching Waveforms (continued) Counter Reset (Pipelined Outputs)<sup>[10, 17, 23, 24]</sup> <sup>23.</sup> CE<sub>0</sub> = V<sub>IL</sub>; CE<sub>1</sub> = V<sub>IH</sub>. 24. No dead cycle exists during counter reset. A READ or WRITE cycle may be coincidental with the counter reset. # Read/Write and Enable Operation<sup>[25, 26, 27]</sup> | | | Inputs | | | Outputs | | |----|-----|-----------------|-----------------|-----|------------------------------------|----------------------------| | ŌĒ | CLK | CE <sub>0</sub> | CE <sub>1</sub> | R/W | I/O <sub>0</sub> –I/O <sub>9</sub> | Operation | | Х | 7 | Н | Х | Х | High-Z | Deselected <sup>[28]</sup> | | Х | 4 | Х | L | X | High-Z | Deselected <sup>[28]</sup> | | Х | 7 | L | Н | L | D <sub>IN</sub> | Write | | L | 4 | L | Н | Н | D <sub>OUT</sub> | Read <sup>[28]</sup> | | Н | Х | L | Н | Х | High-Z | Outputs Disabled | # Address Counter Control Operation<sup>[25, 29, 30, 31]</sup> | Address | Previous<br>Address | CLK | ADS | CNTEN | CNTRST | I/O | Mode | Operation | |----------------|---------------------|-----|-----|-------|--------|-----------------------|-----------|------------------------------------------------| | Х | Х | | Х | Х | L | D <sub>out(0)</sub> | Reset | Counter Reset to Address 0 | | A <sub>n</sub> | Х | | L | Х | Н | D <sub>out(n)</sub> | Load | Address Load into Counter | | Х | A <sub>n</sub> | | Н | Н | Н | D <sub>out(n)</sub> | Hold | External Address Blocked—Counter Disabled | | Х | A <sub>n</sub> | | Н | L | Н | D <sub>out(n+1)</sub> | Increment | Counter Enabled—Internal Address<br>Generation | - Notes: 25. "X" = "don't care," "H" = V<sub>IH</sub>, "L" = V<sub>IL</sub>. 26. ADS, CNTEN, CNTRST = "don't care." 27. OE is an asynchronous input signal. 28. When CE changes state in the pipelined mode, deselection and read happen in the following clock cycle. 29. CE<sub>0</sub> and OE = V<sub>IL</sub>: CE<sub>1</sub> and R/W = V<sub>IH</sub>. 30. Data shown for Flow-through mode; pipelined mode output will be delayed by one cycle. 31. Counter operation is independent of CE<sub>0</sub> and CE<sub>1</sub>. ### **Ordering Information** ### 8K x9 3.3V Synchronous Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |--------------------|-----------------|-----------------|-----------------------------|--------------------| | 7.5 <sup>[1]</sup> | CY7C09159V-7AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | 9 | CY7C09159V-9AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C09159V-9AI | A100 | 100-Pin Thin Quad Flat Pack | Industrial | | 12 | CY7C09159V-12AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C09159V-12AI | A100 | 100-Pin Thin Quad Flat Pack | Industrial | Shaded area contains advance information. ### 16K x9 3.3V Synchronous Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |--------------------|-----------------|-----------------|-----------------------------|--------------------| | 7.5 <sup>[1]</sup> | CY7C09169V-7AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | 9 | CY7C09169V-9AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C09169V-9AI | A100 | 100-Pin Thin Quad Flat Pack | Industrial | | 12 | CY7C09169V-12AC | A100 | 100-Pin Thin Quad Flat Pack | Commercial | | | CY7C09169V-12AI | A100 | 100-Pin Thin Quad Flat Pack | Industrial | Shaded area contains advance information. # Document #: 38-00675-C Package Diagram ### 100-Pin Thin Plastic Quad Flat Pack (TQFP) A100 ### CY7C036 Dual Port Design Consideration— Data Sheet Addendum This design consideration applies to the Internal Power-On-Reset (POR) circuit used on the CY7C036 and its derivatives listed below. Power supply ramp—The devices will function properly and meet all data sheet specifications if the power supply ramp rate is greater than 100 ns. If ramp is less than 100 ns, you may see a non-destructive failure in which the device will not respond to changes in address or clock, but the I/Os will respond to the output enable. Applications consideration—If the power supply ramps in less than 100 ns, a small resistor $(20-50\Omega)$ , a large capacitor, or an RC network can be connected at the output of the power supply to ground. The addition of a resistor will help clean up the power lines, while the capacitor will slow down the ramp rate without the loss of any power. Contact your local Cypress FAE for assistance as needed. Troubleshooting—If a problem occurs with the part, power down the device to ground and then power up again at slower ramp rate (greater than 100 ns) in order to confirm that the problem might be due to the POR circuit. If the dual-port functions properly once the ramp rate is slowed to 100 ns or greater, then the POR circuit is at fault. Applicable devices—All speed/package/temperature combinations of the following: - CY7C09159V - CY7C09169V Cypress design change—Cypress design team has identified the root cause. A permanent circuit change and die revision will be available beginning in October and will be identified by the letter "A" in the part number.