|
|
|
|
To generate an EDIF netlist file with the FPGA Compiler II software for use with the Quartus® II software:
If you have not already done so, perform 4. Assign Design Constraints and Optimize the Design with the FPGA Compiler II Software.
[], <>, (), and {}.
| If you are using a custom megafunction variation for content-addressable memory (CAM), ClockLock® PLL, LVDS, or RAM functions generated by the MegaWizard® Plug-In Manager, you must select %s{%d:%d} in the Bus Style list. |
| You must specify the FPGA Compiler II generated <design name>.lmf as the LMF for the project when specifying the EDA tool input settings. |
To continue with the FPGA Compiler II design flow, proceed to 6. Analyze Design Results with the FPGA Compiler II Software.
|
- PLDWorld - |
|
|
| Created by chm2web html help conversion utility. |