

static power = Vdd \* Iavg (clk = 0) = 2.5 \* 325 ma = .81 W dynamic power = Vdd\*Iavg (clk=300 Mhz) – static power = 2.5\* 2.16A - .81 W = 4.6 W Dynamic Cap = 4.6W/ (300 Mhz \* 2.5V \* 2.5V) = 2.45 nF







Long channel fixed voltage delay scaling =  $1/S^2$ 

Short channel fixed voltage delay scaling = 1/S

In short channel devices, a combination of velocity saturation and mobility degradation (see Figure 2.28, page 53 of textbook) limits performance increases in deep submicron.

## Prob 5

K = (100 - 70) / (3 - 1) = 30/2 = 15delay = noload + k \* L 15 = (70 - noload) /(1 - 0); noload = 70 - 15 = 55 ps for L = 5, delay = 55 + 15\*5 = 55 + 75 = 130 ps.

BR 6/00

3



Prob 8

Use 3/1 inverter (high skew inverter) for domino logic inverter because this will optimize TPLH which is the only transistion that can occur during evaluation.

Use 1.4/1 inverter for low power since this will have the smallest capacitance value of the three inverters.

Prob 9

Use all 1X sizes for first step.

For second step, when driving gate becomes current gate, keep gate size found in the first iteration, so initial gate size of S0 will be 3X.

BR 6/00

5





Prob 11 (cont)  $S1 \text{ size} = (\text{beff} \text{ s}1=1) * (g \text{ s}1=1.3) * (C \text{ }32x = 32*4) / \text{ Fopt} \\ = 1 * 1.3 * 128 / 2.64 = 63$   $S0 \text{ size} = (\text{beff} \text{ }0=1) * (g \text{ }s0 = 1) * (C \text{ }s2 = 63) / \text{ Fopt} \\ = 1 * 1 * 63 / 2.64 = 23.9$   $2^{\text{nd}} \text{ iteration} - \text{ compute branch efforts} \\ \text{beff} \text{ }s0 = (2*3 + 3*4 + S1 \text{ }size)/S1 \text{ }size = (6+12+63)/63 = 1.3 \\ \text{beff} \text{ }g0 = (2*4 + 3*3 + S0 \text{ }size)/S0 \text{ }size = (8 + 9 + 23.9)/23.9 = 1.7$  B = beff s1 \* beff s0 \* beff g0 = 1 \* 1.3 \* 1.7 = 2.2 BR 600

$$F = B * G * H = 2.2 * 1.3 * 14.2 = 40.6$$
  
opt stage effort =  $(40.6)^{1/3} = 3.4$   
S1 size =  $(beff_{s1}=1) * (g_{s1}=1.3) * (C_{3}2x = 32*4) / Fopt$   
= 1 \* 1.3 \* 128 / 3.4 = 48.9  
S0 size =  $(beff_{s0}=1.3) * (g_{s0}=1) * (C_{s2}=48.9) / Fopt$   
= 1.3 \* 1 \* 48.9 / 3.4 = 18.7  
gate sizes S1 = 48.9/4 = 12.2 = 12X  
S0 = 18.7/3 = 6.2 = 6X  
BR 600 9