Features

- 256K x 16 Multiport Video RAM
- Performance:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>-6H</th>
<th>-60</th>
<th>-70</th>
</tr>
</thead>
<tbody>
<tr>
<td>tRP Precharge</td>
<td>25ns</td>
<td>25ns</td>
<td>30ns</td>
</tr>
<tr>
<td>tSCA Serial Access Time</td>
<td>12ns</td>
<td>15ns</td>
<td>17ns</td>
</tr>
<tr>
<td>tCAC Access Time from CE</td>
<td>15ns</td>
<td>15ns</td>
<td>17ns</td>
</tr>
<tr>
<td>tAA Column Address Access Time</td>
<td>25ns</td>
<td>30ns</td>
<td>35ns</td>
</tr>
<tr>
<td>tSCC Serial Clock Cycle Time</td>
<td>12ns</td>
<td>18ns</td>
<td>20ns</td>
</tr>
<tr>
<td>tRC Read or Write Cycle Time</td>
<td>95ns</td>
<td>95ns</td>
<td>110ns</td>
</tr>
<tr>
<td>tPC Fast Page Mode Cycle Time</td>
<td>30ns</td>
<td>30ns</td>
<td>40ns</td>
</tr>
<tr>
<td>tHPC Extended Data Out Cycle Time</td>
<td>20ns</td>
<td>25ns</td>
<td>30ns</td>
</tr>
</tbody>
</table>

- Fully Asynchronous operation of Random port and Serial port
- Compatible to Full Depth SAM in SRS mode
- 8 Column Block Write with masking Column and WPB masking along with individual Byte Control
- 50 MHz EDO performance
- FLASH WRITE with WPBM- 512 x 16 bits
- Persistent & Non-Persistent WPBM mode
- Split Serial Register with Width Control
- 256 Location Start Address Pointer for SAM
- Full Read and Split Read Transfer
- Masked Write Transfer
- Masked Split Write Transfer
- Power Supply: 5.0V ± 0.5V and 3.3V ± 0.3V
- High Performance, CMOS 0.55µm process
- SSOG-64 JEDEC Standard
- TTL compatible

Description

This 4Mb dual port Video RAM (VRAM) consists of a Dynamic Random Access Memory (DRAM) organized as 256K x 16 interfaced to a Serial Register / Serial Access Memory (SAM) organized as 256 x 16. The VRAM supports three basic operations: Bidirectional Random Access to the DRAM, Bidirectional Serial Access to the SAM, and Bidirectional Data Transfer between any DRAM row and the SAM. Full compatibility is provided between Half Depth SAM (256 x 16) and Full Depth SAM (512 x 16) by setting the VRAM in Serial Register Stop (SRS) mode with a stop address of 128 bit (or less). Unique features have been added to these basic VRAM operations to improve graphics performance of the system. Higher update rates can be achieved with either Flash Write or Block Write modes. Two W or two CE inputs are provided for individual byte control for both normal Write and Block Write. For individual bit control, a Write-Per-Bit Mask (WPBM) can be supplied on the data pins at RE time to be used during Masked Write transfers or Masked Write cycles. A permanent mask to be used during Block Write cycles can be loaded using the Load Mask Register (LMR) cycle.
<table>
<thead>
<tr>
<th>Pin</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RE</td>
<td>Row Enable</td>
</tr>
<tr>
<td>CE</td>
<td>Column Enable (only in dual WE parts)</td>
</tr>
<tr>
<td>LCE, UCE</td>
<td>Lower &amp; Upper Column Enable (Only In Dual CE Parts)</td>
</tr>
<tr>
<td>W</td>
<td>Write (Only In Dual CE parts)</td>
</tr>
<tr>
<td>LW, UW</td>
<td>Lower &amp; Upper Byte Write (Only In Dual W Parts)</td>
</tr>
<tr>
<td>TRG</td>
<td>Data Transfer &amp; Output Enable</td>
</tr>
<tr>
<td>DSF</td>
<td>Designated Special Function</td>
</tr>
<tr>
<td>VCC</td>
<td>Voltage (5.0V ± 0.5V or 3.3V ± 0.3V). All voltages are referenced to the nearest VSS pin.</td>
</tr>
<tr>
<td>VSS</td>
<td>Ground, VSS=0V</td>
</tr>
<tr>
<td>NC</td>
<td>No Connect</td>
</tr>
</tbody>
</table>

**Pin Assignments**

```
<table>
<thead>
<tr>
<th>Pin</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>VC1</td>
<td>1</td>
</tr>
<tr>
<td>VC2</td>
<td>2</td>
</tr>
<tr>
<td>VC3</td>
<td>3</td>
</tr>
<tr>
<td>SDQ0</td>
<td>4</td>
</tr>
<tr>
<td>SDQ1</td>
<td>5</td>
</tr>
<tr>
<td>SDQ2</td>
<td>6</td>
</tr>
<tr>
<td>SDQ3</td>
<td>7</td>
</tr>
<tr>
<td>SDQ4</td>
<td>8</td>
</tr>
<tr>
<td>VCC</td>
<td>9</td>
</tr>
<tr>
<td>SDQ5</td>
<td>10</td>
</tr>
<tr>
<td>SDQ6</td>
<td>11</td>
</tr>
<tr>
<td>SDQ7</td>
<td>12</td>
</tr>
<tr>
<td>SDQ8</td>
<td>13</td>
</tr>
<tr>
<td>SDQ9</td>
<td>14</td>
</tr>
<tr>
<td>SDQ10</td>
<td>15</td>
</tr>
<tr>
<td>SDQ11</td>
<td>16</td>
</tr>
<tr>
<td>SDQ12</td>
<td>17</td>
</tr>
<tr>
<td>SDQ13</td>
<td>18</td>
</tr>
<tr>
<td>SDQ14</td>
<td>19</td>
</tr>
<tr>
<td>SDQ15</td>
<td>20</td>
</tr>
<tr>
<td>SDQ16</td>
<td>21</td>
</tr>
<tr>
<td>SDQ17</td>
<td>22</td>
</tr>
<tr>
<td>SDQ18</td>
<td>23</td>
</tr>
<tr>
<td>SDQ19</td>
<td>24</td>
</tr>
<tr>
<td>SDQ20</td>
<td>25</td>
</tr>
<tr>
<td>SDQ21</td>
<td>26</td>
</tr>
<tr>
<td>SDQ22</td>
<td>27</td>
</tr>
<tr>
<td>SDQ23</td>
<td>28</td>
</tr>
<tr>
<td>SDQ24</td>
<td>29</td>
</tr>
<tr>
<td>SDQ25</td>
<td>30</td>
</tr>
<tr>
<td>SDQ26</td>
<td>31</td>
</tr>
<tr>
<td>SDQ27</td>
<td>32</td>
</tr>
<tr>
<td>TRG</td>
<td>33</td>
</tr>
<tr>
<td>VSS</td>
<td>34</td>
</tr>
<tr>
<td>VCC</td>
<td>35</td>
</tr>
<tr>
<td>A0</td>
<td>36</td>
</tr>
<tr>
<td>A1</td>
<td>37</td>
</tr>
<tr>
<td>A2</td>
<td>38</td>
</tr>
<tr>
<td>A3</td>
<td>39</td>
</tr>
<tr>
<td>A4</td>
<td>40</td>
</tr>
<tr>
<td>A5</td>
<td>41</td>
</tr>
<tr>
<td>A6</td>
<td>42</td>
</tr>
<tr>
<td>A7</td>
<td>43</td>
</tr>
<tr>
<td>A8</td>
<td>44</td>
</tr>
<tr>
<td>A9</td>
<td>45</td>
</tr>
<tr>
<td>A10</td>
<td>46</td>
</tr>
<tr>
<td>A11</td>
<td>47</td>
</tr>
<tr>
<td>A12</td>
<td>48</td>
</tr>
<tr>
<td>A13</td>
<td>49</td>
</tr>
<tr>
<td>A14</td>
<td>50</td>
</tr>
<tr>
<td>A15</td>
<td>51</td>
</tr>
<tr>
<td>A16</td>
<td>52</td>
</tr>
<tr>
<td>A17</td>
<td>53</td>
</tr>
<tr>
<td>A18</td>
<td>54</td>
</tr>
<tr>
<td>A19</td>
<td>55</td>
</tr>
<tr>
<td>A20</td>
<td>56</td>
</tr>
<tr>
<td>A21</td>
<td>57</td>
</tr>
<tr>
<td>A22</td>
<td>58</td>
</tr>
<tr>
<td>A23</td>
<td>59</td>
</tr>
<tr>
<td>A24</td>
<td>60</td>
</tr>
<tr>
<td>A25</td>
<td>61</td>
</tr>
<tr>
<td>A26</td>
<td>62</td>
</tr>
<tr>
<td>A27</td>
<td>63</td>
</tr>
<tr>
<td>A28</td>
<td>64</td>
</tr>
</tbody>
</table>
```

**Pin Description**

- **VC1**: Serial Clock
- **VC2**: Serial Enable
- **VC3**: Voltage (5.0V ± 0.5V or 3.3V ± 0.3V). All voltages are referenced to the nearest VSS pin.
- **VC4**: Ground, VSS=0V
- **NC**: No Connect
Detailed Pin Description

**RE - Row Enable; also known as RAS**

This pin is functionally equivalent to a chip enable signal in that whenever it is activated, 8192 storage cells of the selected row are sensed simultaneously and the sense amplifiers restore all data. The falling edge of RE latches data on address pins A₀ - A₈. ĈE, TRG, W, and DSF are simultaneously latched to invoke the DRAM port and Serial port operations.

**ĈE - Column Enable (Dual WE parts only); also known as CAS.**

This pin serves as a chip select signal. It activates the column decoder and the I/O buffer. The falling edge of ĈE latches the column address A₀ - A₈. State of DSF at falling edge of ĈE invokes various DRAM port and Serial port functions.

**LCE, UCE - Lower and Upper Column Enable (Dual ĈE parts only).**

These pins enable lower and upper byte respectively of the selected column for Read/Write. The falling edge of either LCE or UCE latches the column address and state of DSF to invoke various DRAM port and Serial port functions.

**W - Write (Dual ĈE parts only)**

This pin enables the DRAM port write circuitry. It is also used as a control input pin to define the various operations at RE fall time.

**LW, UW - Lower and Upper Write (Only in Dual W parts)**

These pins enable the DRAM port write circuitry for Lower and Upper Byte Write respectively. Either LW or UW being low is considered low for Write cycles.

**TRG - Data Transfer and Output Enable (DT/OE)**

This is a multifunctional input pin. In conjunction with LW/UW, DSF and CE, it either enables the DRAM data outputs or enables transfer operations between DRAM and SAM. This is also used as a control input pin to define the various operating modes at RE time.

**DSF - Designated Special Function**

A control pin used in conjunction with other control pins to define the various operating modes at RE and ĈE time.

**A₀ - A₈ - Address Inputs**

These pins are multiplexed as row and column address inputs. Row addresses are first used to select one of the possible 512 rows for a Read, Write, Data Transfer, or Refresh cycles. Column addresses are then supplied to select one of the possible 512 columns for a Read or a Write cycle or one of the possible 256 starting locations for the next Serial Read/Write cycle for the Serial port.
DQ₀ - DQ₁₅ - Random Port Data Input/Output

In a Read cycle, these pins serve as outputs for the selected storage cells. In a Write cycle, data input on these pins is latched by the falling edge of \( \overline{CE} \) or \( \overline{LW/UW} \) whichever occurs later. Data will not appear at the outputs until after both \( \overline{CE} \) and \( \overline{TRG} \) have been brought low. During transfer operations, the DQ outputs remain in the high-Z state for the entire cycle. In a Block Write cycle, data input on these pins is used to mask the selected columns in the block. At \( \overline{RE} \) falling edge, the data input at these pins can be used for loading the Write-per-Bit Mask (WPBM).

SDQ₀ - SDQ₁₅ - Serial Port Data Input/Output

16 bit data can be written or read from these pins. The output data remains valid until the next SC clock is activated.

SC - Serial Clock

The rising edge of the SC signal is used to initiate a Read/Write from/to the SAM Register (starting from the location specified in the data transfer cycle). In the Serial Read mode, 16 of the 4096 data bits from the SAM Register are transferred to 16 Serial Data Buses and read out. In the Serial Write operation, input data is latched on the rising edge of SC clock. Whenever SC clock is low, the Serial port is in standby.

SE - Serial Port Enable

This signal enables or disables the Serial Input/Output buffer. When \( \overline{SE} \) is high, the output of the Serial port is in tri-state. **While \( \overline{SE} \) is held high, the serial clock is not disabled. Thus, external SC pulses will increment the internal Serial address counter regardless of the state of \( \overline{SE} \). This ungated serial clock scheme minimizes access time of Serial output from \( \overline{SE} \) low since the Serial Clock input buffer and the Serial address counter are not disabled by \( \overline{SE} \).**

\( V_{CC} \) - (5.0V ± 0.5V) or (3.3V ± 0.3V) voltage.

All voltages are referenced to the nearest \( V_{SS} \) pin.

\( V_{SS} \) - Circuit ground. \( V_{SS} = 0V \).

NC - No Connect.

NC implies that the pin(s) should not be grounded or connected to any other signal. These pins might be used for testing some modes at factory. Consult factory before using any one of NC pins.
## Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Features</th>
<th>Voltage</th>
<th>Speed</th>
<th>Package</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>IBM025160LG5D-60</td>
<td>Dual CE, Fast Page</td>
<td>5.0V</td>
<td>60ns</td>
<td>.472&quot; SSOG</td>
<td></td>
</tr>
<tr>
<td>IBM025160LG5D-70</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025170LG5D-60</td>
<td>Dual W, Fast Page</td>
<td></td>
<td>60ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025170LG5D-70</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025161LG5D-6H</td>
<td>Dual CE, Extended Data</td>
<td></td>
<td>&lt;60ns</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>IBM025161LG5D-60</td>
<td></td>
<td></td>
<td>60ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025161LG5D-70</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025171LG5D-6H</td>
<td>Dual W, Extended Data</td>
<td></td>
<td>60ns</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>IBM025171LG5D-60</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025171LG5D-70</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BM025170NG5D-60</td>
<td>Dual CE, Fast Page</td>
<td>3.3V</td>
<td>60ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025170NG5D-70</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025161NG5D-6H</td>
<td>Dual W, Extended Data</td>
<td></td>
<td>&lt;60ns</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>IBM025161NG5D-60</td>
<td></td>
<td></td>
<td>60ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025161NG5D-70</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025171NG5D-6H</td>
<td>Dual W, Extended Data</td>
<td></td>
<td>60ns</td>
<td></td>
<td>1</td>
</tr>
<tr>
<td>IBM025171NG5D-60</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IBM025171NG5D-70</td>
<td></td>
<td></td>
<td>70ns</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. The -6H means 60ns High Performance Parts.
## Truth Table

<table>
<thead>
<tr>
<th>MNE Code</th>
<th>RE</th>
<th>CE</th>
<th>Address</th>
<th>DO0 - DO15</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CE</td>
<td>TRG</td>
<td>W</td>
<td>DSF</td>
<td>DSF</td>
</tr>
<tr>
<td>CBR</td>
<td>0(5)</td>
<td>X</td>
<td>1(4)</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td>CBRS</td>
<td>0(5)</td>
<td>X</td>
<td>0(3)</td>
<td>1</td>
<td>-</td>
</tr>
<tr>
<td>CBRN</td>
<td>0(5)</td>
<td>X</td>
<td>1(4)</td>
<td>1</td>
<td>-</td>
</tr>
<tr>
<td>ROR</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>0</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>X</td>
<td>-</td>
</tr>
<tr>
<td>LCR</td>
<td>1</td>
<td>1</td>
<td>1(4)</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>LMR</td>
<td>1</td>
<td>1</td>
<td>1(4)</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>RW</td>
<td>1</td>
<td>1</td>
<td>1(4)</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>RWM</td>
<td>1</td>
<td>1</td>
<td>0(3)</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>BW</td>
<td>1</td>
<td>1</td>
<td>1(4)</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>BWM</td>
<td>1</td>
<td>1</td>
<td>0(3)</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>FWM</td>
<td>1</td>
<td>1</td>
<td>0(3)</td>
<td>1</td>
<td>X</td>
</tr>
<tr>
<td>RT</td>
<td>1</td>
<td>0</td>
<td>1(4)</td>
<td>0</td>
<td>X</td>
</tr>
<tr>
<td>MWT</td>
<td>1</td>
<td>0</td>
<td>0(3)</td>
<td>0</td>
<td>X</td>
</tr>
<tr>
<td>SRT</td>
<td>1</td>
<td>0</td>
<td>1(4)</td>
<td>1</td>
<td>X</td>
</tr>
<tr>
<td>MSWT</td>
<td>1</td>
<td>0</td>
<td>0(3)</td>
<td>1</td>
<td>X</td>
</tr>
</tbody>
</table>

1. Row address needed only for refresh operation to the selected row. Otherwise this is a don’t care.
2. This cycle is used to put the chip into special modes. The Address at RE fall becomes the Serial port STOP address. CBRS cycle(s) should be performed immediately after the power up initialization cycles.
3. Either W is 0.
4. Both W are 1.
5. Either CE is 0 on Dual CE parts.
6. STOP defines the Serial port address on which shift out moves to the other half of the SAM.
7. After LMR, WPBM is only changed by LMR. CBR resets the persistent mask.
8. No byte select, both bytes are written.
9. CBR mode will reset all the unknown modes at power up. It will also clear persistent Write-per-Bit mode.
10. CBRN mode will not clear persistent Write-per-Bit mode.
11. ROR will not clear inadvertent modes at power up time.
12. A0-A7 define the tap point for the Serial Data input after the transfer. A8 defines the particular half of the DRAM row in which the SAM data will be transferred.
13. LMR cycle will set the persistent Write-per-Bit mode. The persistent Write-per-Bit mode is reset by CBR cycle only.
14. DO0 - DO15 are latched on either the first WEX falling edge or the falling edge of CAS, whichever occurs later.

**Legend:** 'X' = Don’t Care; '-' = Not Applicable
### Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Item</th>
<th>Rating</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>5.0 Volt</td>
<td>3.3 Volt</td>
<td></td>
</tr>
<tr>
<td>VCC</td>
<td>Power Supply Voltage</td>
<td>-1.0 to +6.0</td>
<td>-0.5 to +4.6</td>
<td>V</td>
</tr>
<tr>
<td>TA</td>
<td>Operating Temperature</td>
<td>0 to +70</td>
<td>0 to +70</td>
<td>°C</td>
</tr>
<tr>
<td>TSTG</td>
<td>Storage Temperature</td>
<td>-55 to +150</td>
<td>-55 to +150</td>
<td>°C</td>
</tr>
<tr>
<td>PD</td>
<td>Power Dissipation</td>
<td>1.3</td>
<td>1.3</td>
<td>W</td>
</tr>
<tr>
<td>IOUT</td>
<td>Short Circuit Output Current</td>
<td>50</td>
<td>33</td>
<td>mA</td>
</tr>
</tbody>
</table>

1. Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### Recommended DC Operating Conditions (TA= 0 to +70°C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>5.0 Volt</th>
<th>3.3 Volt</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Typ.</td>
<td>Max.</td>
<td>Min.</td>
</tr>
<tr>
<td>VCC</td>
<td>Supply Voltage</td>
<td>4.5</td>
<td>5.0</td>
<td>5.5</td>
<td>3.0</td>
</tr>
<tr>
<td>VIH</td>
<td>Input High Voltage</td>
<td>2.4</td>
<td>—</td>
<td>VCC+0.5</td>
<td>2.0</td>
</tr>
<tr>
<td>VIL</td>
<td>Input Low Voltage</td>
<td>-0.5</td>
<td>—</td>
<td>0.8</td>
<td>-0.3</td>
</tr>
</tbody>
</table>

1. All voltages referenced to VSS.

### Capacitance (TA= 25°C, f= 1.0 MHz)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min.</th>
<th>Max.</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>C11</td>
<td>Input Capacitance (Addresses)</td>
<td>—</td>
<td>5</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>C12</td>
<td>RE, CE, W, TRG, DSF, SC, SE</td>
<td>—</td>
<td>7</td>
<td>pF</td>
<td></td>
</tr>
<tr>
<td>C2</td>
<td>Output Capacitance (DQ0, SDQ0)</td>
<td>—</td>
<td>7</td>
<td>pF</td>
<td></td>
</tr>
</tbody>
</table>
Output Drivers

<table>
<thead>
<tr>
<th>Driver</th>
<th>Impedance</th>
<th>Output Voltage, Low (Max)</th>
<th>Output Voltage, High (Min)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Serial Port</td>
<td>60±15 Ω</td>
<td>I_{OUT}=2.0 mA, V=0.4</td>
<td>I_{OUT}=-1 mA, V=2.4</td>
</tr>
<tr>
<td>Parallel Port</td>
<td>45±15 Ω</td>
<td>I_{OUT}=2.0 mA, V=0.4</td>
<td>I_{OUT}=-1 mA, V=2.4</td>
</tr>
</tbody>
</table>

AC Measurement Conditions

<table>
<thead>
<tr>
<th>Port</th>
<th>Detect</th>
<th>Load</th>
</tr>
</thead>
<tbody>
<tr>
<td>Parallel Port Output Level</td>
<td>2.0V / 0.8V</td>
<td>—</td>
</tr>
<tr>
<td>Serial Port Output Level</td>
<td>2.0V / 0.8V</td>
<td>—</td>
</tr>
<tr>
<td>Parallel Port Output Load</td>
<td>—</td>
<td>1 TTL + 50 PF</td>
</tr>
<tr>
<td>Serial Port Output Load</td>
<td>—</td>
<td>1 TTL + 30 PF</td>
</tr>
</tbody>
</table>
### DC Electrical Characteristics (\(T_A=0\) to \(+70^\circ\text{C}, V_{CC}=3.3\text{V} \pm 0.3\text{V} \) or \(V_{CC}=5.0\text{V} \pm 0.5\text{V}\))

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>5.0 Volt</th>
<th>3.3 Volt</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Min.</td>
<td>Max.</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>I_{CC1}</td>
<td>Operating Current (Random)</td>
<td>-6H — 135</td>
<td>— 135</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Average Power Supply Operating Current (RE and CE Cycling, (t_{RC}=120\text{ns for -60 and -6H, } t_{RC}=130\text{ns for -70, SC = 0}))</td>
<td>-60 — 135</td>
<td>— 135</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{CC2}</td>
<td>Operating Current (Serial)</td>
<td>-6H — 40</td>
<td>— 40</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Average Power Supply Current ((t_{SSC} = 20\text{ns for -60 and -6H, } t_{SSC} = 23\text{ns for -70}))</td>
<td>-60 — 40</td>
<td>— 40</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{CC3}</td>
<td>Operating Current (Both Port)</td>
<td>-6H — 160</td>
<td>— 160</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Average Power Supply Current (RE and CE Cycling, (t_{RC}=120\text{ns &amp; } t_{SSC} = 20\text{ns for -60 and -6H, } t_{RC}=130\text{ns &amp; } t_{SSC} = 23\text{ns for -70}))</td>
<td>-60 — 160</td>
<td>— 160</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{CC4}</td>
<td>Fast Page Mode Current</td>
<td>-6H — 80</td>
<td>— 80</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Average Power Supply Current, Fast Page Mode ((RE \leq V_{IL} \text{ Min.}, CE \text{ Cycling, } t_{PC} = 40\text{ns for -60 and -6H, } t_{PC} = 45\text{ns for -70}))</td>
<td>-60 — 80</td>
<td>— 80</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{CC5}</td>
<td>Fast Page Mode Current (Serial)</td>
<td>-6H — 85</td>
<td>— 85</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Average Power Supply Current</td>
<td>-60 — 85</td>
<td>— 85</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{CC6}</td>
<td>Standby Supply Current</td>
<td>— 5</td>
<td>— 5</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Power Supply Standby Current (RE = CE = V_{CC}, SC = 0V)</td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{CC7}</td>
<td>Data Transfer Current</td>
<td>-6H — 130</td>
<td>— 130</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Average Power Supply Current ((t_{RC} = 120\text{ns for -60 and -6H, } t_{RC} = 130\text{ns for -70, SC = 0V}))</td>
<td>-60 — 130</td>
<td>— 130</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{CC8}</td>
<td>Data Transfer Current</td>
<td>-6H — 140</td>
<td>— 140</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td>Average Power Supply Current ((t_{SSC} = 20\text{ns for -60 and -6H, } t_{SSC} = 23\text{ns for -70}))</td>
<td>-60 — 140</td>
<td>— 140</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>I_{IL}</td>
<td>Input Leakage Current, any input ((0.0 \leq V_{IN} \leq (V_{CC} + 1.0\text{V})), All Other Pins Not Under Test = 0V)</td>
<td>-10 — +10</td>
<td>— 10 — 10</td>
<td>(\mu\text{A})</td>
</tr>
<tr>
<td></td>
<td>(I_{IL}) (D\text{OUT} is disabled, (0.0 \leq V_{\text{OUT}} \leq V_{CC}\text{(max)}))</td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>V_{OH}</td>
<td>Output Level (TTL)</td>
<td>2.4</td>
<td>2.4</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Output “H” Level Voltage ((I_{\text{OUT}} = -1\text{mA, Random and Serial}))</td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>V_{OL}</td>
<td>Output Level (TTL)</td>
<td>0.4</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Output “L” Level Voltage ((I_{\text{OUT}} = +2.0\text{mA, Random and Serial}))</td>
<td>Magnetic</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. \(I_{CC1}, I_{CC2}, I_{CC3}, I_{CC4}, I_{CC5}, I_{CC7}\) and \(I_{CC8}\) depend on cycle rate.
2. \(I_{CC1}, I_{CC2}, I_{CC3}, I_{CC4}, I_{CC5}, I_{CC7}\) and \(I_{CC8}\) depend on output loading. Specified values are obtained with the output open.
3. Measured with one address change per \(RE\) cycle.
4. Measured with one column address change per page cycle.
5. \(V_{IH}\text{(min.)} \) and \(V_{IL}\text{(max.)}\) are reference levels for measuring timing of input signals. Also, transition times are measured between \(V_{IH}\) and \(V_{IL}\).
6. Measured with \(TRG = V_{IH}\) when \(CE = V_{IL}\).
7. Measured with \(SE = V_{IH}\).
### AC Characteristics \((T_A = 0 \text{ to } +70^\circ\text{C})\)

**Read, Write, Read-Modify-Write and Refresh. Cycles** (Part 1 of 2) (Common Parameters)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>-6H</th>
<th>-60</th>
<th>-70</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>(t_{ASC})</td>
<td>Column address setup time</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{ASR})</td>
<td>Row address setup time</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{AR})</td>
<td>Column address hold time after (\overline{RE}) low</td>
<td>15</td>
<td>20</td>
<td>25</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{CAH})</td>
<td>Column address hold time after (\overline{CE}) low</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td>5</td>
</tr>
<tr>
<td>(t_{CAS})</td>
<td>(\overline{CE}) pulse width</td>
<td>12</td>
<td>16K</td>
<td>15</td>
<td>16K</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{CHCL})</td>
<td>First (\overline{CE}) to return high to last (\overline{CE}) going low</td>
<td>6</td>
<td>0</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{CLCH})</td>
<td>Last (\overline{CE}) going low to first (\overline{CE}) to return high</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{CP})</td>
<td>(\overline{CE}) precharge time</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{CRP})</td>
<td>(\overline{CE}) high before (\overline{RE}) low precharge</td>
<td>5</td>
<td>5</td>
<td>10</td>
<td>ns</td>
<td>8</td>
</tr>
<tr>
<td>(t_{CSH})</td>
<td>(\overline{CE}) hold time</td>
<td>60</td>
<td>60</td>
<td>70</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{H\text{[SFC]}})</td>
<td>DSF hold time after (\overline{CE}) low</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{H\text{[SFR]}})</td>
<td>DSF hold time after (\overline{RE}) low</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{MH})</td>
<td>Write mask hold time after (\overline{RE}) low</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{MS})</td>
<td>Data-in setup before (\overline{RE}) low</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{RAD})</td>
<td>(\overline{RE}) to column address delay time</td>
<td>11</td>
<td>11</td>
<td>13</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{RAH})</td>
<td>Row address hold time after (\overline{RE}) low</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{RC}, t_{WC})</td>
<td>Random read or write cycle time</td>
<td>95</td>
<td>95</td>
<td>110</td>
<td>ns</td>
<td>1, 2</td>
</tr>
<tr>
<td>(t_{RCD})</td>
<td>Delay from (\overline{RE}) low to (\overline{CE}) low</td>
<td>16</td>
<td>45</td>
<td>16</td>
<td>45</td>
<td>18</td>
</tr>
<tr>
<td>(t_{RP})</td>
<td>(\overline{RE}) precharge time</td>
<td>25</td>
<td>25</td>
<td>30</td>
<td>ns</td>
<td>1, 6, 7</td>
</tr>
<tr>
<td>(t_{RSH})</td>
<td>(\overline{RE}) hold time</td>
<td>15</td>
<td>15</td>
<td>17</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{RWH})</td>
<td>(\overline{W}) hold time after (\overline{RE}) low</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>(t_{SU\text{[SFC]}})</td>
<td>DSF setup before (\overline{CE}) low</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

1. An initial pause of 100\(\mu\)s is required after power up followed by 8 \(\overline{CE}\) before \(\overline{RE}\) refresh cycles for proper device operation.
2. AC measurements assume \(t_T = 5\text{ns}\).
3. Operation within the \(t_{RCP}(\text{max})\) limit ensures that \(t_{RAC}(\text{max})\) can be met. \(t_{RCP}(\text{max})\) is specified as a reference point only: If \(t_{RCD}\) is greater than the specified \(t_{RCP}(\text{max})\) limit, then access time is controlled by \(t_{CAC}\).
4. Operation within the \(t_{RCD}(\text{max})\) limit ensures that \(t_{RAC}(\text{max})\) can be met. \(t_{RCD}(\text{max})\) is specified as a reference point only: If \(t_{RAD}\) is greater than the specified \(t_{RCD}(\text{max})\) limit, then access time is controlled by \(t_{AAC}\).
5. \(t_{RCD}\) and \(t_{CAH}\) cannot be at minimum values simultaneously. \(t_{RCD} + t_{CAH} \geq 45\text{ns} (60\text{ns} t_{RAC} \text{ product}), t_{RCD} + t_{CAH} \geq 50\text{ns} (70\text{ns} t_{RAC} \text{ product}).
6. \(t_{RRL}\) and \(t_{RP}\) cannot be at minimum values simultaneously. \(t_{RRL} + t_{RP} \geq 60\text{ns} (60\text{ns} t_{RAC} \text{ product}), t_{RRL} + t_{RP} \geq 70\text{ns} (70\text{ns} t_{RAC} \text{ product}).
7. \(t_{CRW}\) and \(t_{RP}\) cannot be at minimum values simultaneously. \(t_{CRW} + t_{RP} \geq 60\text{ns} (60\text{ns} t_{RAC} \text{ product}), t_{CRW} + t_{RP} \geq 70\text{ns} (70\text{ns} t_{RAC} \text{ product}).
8. \(t_{CRP}\) must be 15ns (60ns \(t_{RAC}\)) or 17ns (70ns \(t_{RAC}\)) if a write-per-bit mask is used on the following \(\overline{RE}\) cycle due to the fact that \(t_{OFF}\) must be met.
9. During Serial port write transfer \(t_{RCD}(\text{max}) = 100\text{ns}\).
### Read, Write, Read-Modify-Write and Refresh. Cycles (Part 2 of 2) (Common Parameters)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min.</th>
<th>Max.</th>
<th>Min.</th>
<th>Max.</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{SU(SFR)}$</td>
<td>DSF setup time before $\overline{RE}$ low</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>$t_T$</td>
<td>Transition time (rise and fall)</td>
<td>3</td>
<td>50</td>
<td>3</td>
<td>50</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>$t_{TLH}$</td>
<td>TRG hold time after $\overline{RE}$ low</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>8</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>$t_{TLS}$</td>
<td>TRG setup time before $\overline{RE}$ low</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>$t_{WST}$</td>
<td>Write setup time before $\overline{RE}$ low</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>$t_{WCR}$</td>
<td>Write hold time after $\overline{RE}$ low</td>
<td>20</td>
<td>20</td>
<td>25</td>
<td>25</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

1. An initial pause of 100µs is required after power up followed by 8 CE before $\overline{RE}$ refresh cycles for proper device operation.
2. AC measurements assume $t_T = 5$ns.
3. Operation within the $t_{RCD}$(max) limit ensures that $t_{RAC}$(max.) can be met. $t_{RCD}$(max.) is specified as a reference point only: if $t_{RCD}$ is greater than the specified $t_{RCD}$(max) limit, then access time is controlled by $t_{CAC}$.
4. Operation within the $t_{RAD}$(max) limit ensures that $t_{RAC}$(max.) can be met. $t_{RAD}$(max.) is specified as a reference point only: if $t_{RAD}$ is greater than the specified $t_{RAD}$(max) limit, then access time is controlled by $t_{AA}$.
5. $t_{RCD}$ and $t_{CAH}$ cannot be at minimum values simultaneously. $t_{RCD} + t_{CAH} \geq 45$ns (60ns $t_{RAC}$ product), $t_{RCD} + t_{CAH} \geq 50$ns (70ns $t_{RAC}$ product).
6. $t_{RWL}$ and $t_{RP}$ cannot be at minimum values simultaneously. $t_{RWL} + t_{RP} \geq 60$ns (60ns $t_{RAC}$ product), $t_{RWL} + t_{RP} \geq 70$ns (70ns $t_{RAC}$ product).
7. $t_{CRP}$ must be 15ns (60ns $t_{RAC}$) or 17ns (70ns $t_{RAC}$) if a write-per-bit mask is used on the following $\overline{RE}$ cycle due to the fact that $t_{OFF}$ must be met.
8. During Serial port write transfer $t_{RCD}$ (max) = 100ns.
### Write Cycle

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{CWL}$</td>
<td>Write Command setup before $\overline{CE}$ high</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{DH}$</td>
<td>Data-in hold time after $\overline{CE}$ or $\overline{W}$ low, whichever is later</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{DHR}$</td>
<td>Data-in hold time after $\overline{RE}$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{DSC}$</td>
<td>Data-in setup before $\overline{CE}$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{DSW}$</td>
<td>Data-in setup before $W$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{GHD}$</td>
<td>$\overline{TRG}$ high before data-in applied on primary port data pins</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{RWL}$</td>
<td>Write setup time before $\overline{RE}$ high</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{WCH}$</td>
<td>Write hold time after $\overline{CE}$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{WCS}$</td>
<td>Early write command setup before $\overline{CE}$ Low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{WP}$</td>
<td>Write command pulse width</td>
<td>Min.</td>
<td>Max.</td>
</tr>
</tbody>
</table>

1. Data-in setup and hold is measured from the later of the two timings - $\overline{CE}$ / $U\overline{CE}$ / $L\overline{CE}$ or $\overline{W}$ / $U\overline{W}$ / $L\overline{W}$.
2. $t_{RWD}$, $t_{CWD}$, $t_{AWD}$, and $t_{CPW}$ are not restrictive parameters. They are included as electrical characteristics only. If $t_{WCS} \geq t_{WCS}$ (min) the cycle is an early write cycle and the data pin will remain open circuit (high impedance) through the entire cycle; if $t_{RWD} \geq t_{RWD}$ (min), $t_{CWD} \geq t_{CWD}$ (min), and $t_{CPW} \geq t_{CPW}$ (min) (Fast Page) mode, the cycle is a Read-Modify-Write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions are satisfied, the condition of the data out (at access time) is indeterminate.
3. $t_{RWL}$ and $t_{RP}$ cannot be at minimum values simultaneously. $t_{RWL} + t_{RP} \geq 60$ns ($60$ns $t_{RAC}$ product), $t_{RWL} + t_{RP} \geq 70$ns ($70$ns $t_{RAC}$ product).
4. $t_{CWL}$ and $t_{RP}$ cannot be at minimum values simultaneously. $t_{CWL} + t_{RP} \geq 60$ns ($60$ns $t_{RAC}$ product), $t_{CWL} + t_{RP} \geq 70$ns ($70$ns $t_{RAC}$ product).

### Read-Modify-Write Cycle

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{AWD}$</td>
<td>Column address to $\overline{W}$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{CWD}$</td>
<td>$\overline{CE}$ low before $\overline{W}$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{OEH}$</td>
<td>Output disable ($\overline{TRG}$ high) hold time from $\overline{W}$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{RWC}$</td>
<td>Read-modify-write cycle time</td>
<td>Min.</td>
<td>Max.</td>
</tr>
<tr>
<td>$t_{RWD}$</td>
<td>$\overline{RE}$ low to $\overline{W}$ low</td>
<td>Min.</td>
<td>Max.</td>
</tr>
</tbody>
</table>

1. $t_{RWD}$, $t_{CWD}$, $t_{AWD}$, and $t_{CPW}$ are not restrictive parameters. They are included as electrical characteristics only. If $t_{WCS} \geq t_{WCS}$ (min) the cycle is an early write cycle and the data pin will remain open circuit (high impedance) through the entire cycle; if $t_{RWD} \geq t_{RWD}$ (min), $t_{CWD} \geq t_{CWD}$ (min), and $t_{CPW} \geq t_{CPW}$ (min) (Fast Page) mode, the cycle is a Read-Modify-Write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions are satisfied, the condition of the data out (at access time) is indeterminate.
### Read Cycle

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min.</th>
<th>Max.</th>
<th>Min.</th>
<th>Max.</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t&lt;sub&gt;AA&lt;/sub&gt;</td>
<td>Access time from column address</td>
<td>—</td>
<td>25</td>
<td>—</td>
<td>30</td>
<td>35 ns</td>
<td>2, 3</td>
</tr>
<tr>
<td>t&lt;sub&gt;CAC&lt;/sub&gt;</td>
<td>Access time from CE</td>
<td>—</td>
<td>15</td>
<td>—</td>
<td>15</td>
<td>17 ns</td>
<td>1, 2, 3</td>
</tr>
<tr>
<td>t&lt;sub&gt;DEA&lt;/sub&gt;</td>
<td>Access time from TRG</td>
<td>—</td>
<td>15</td>
<td>—</td>
<td>15</td>
<td>17 ns</td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;DES&lt;/sub&gt;</td>
<td>Output enable setup (TRG low) before RE high</td>
<td>0</td>
<td>10</td>
<td>0</td>
<td>15</td>
<td>17 ns</td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;DEZ&lt;/sub&gt;</td>
<td>Primary output disable from TRG high</td>
<td>0</td>
<td>10</td>
<td>0</td>
<td>15</td>
<td>17 ns</td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;OFF&lt;/sub&gt;</td>
<td>Primary output disable from CE</td>
<td>—</td>
<td>60</td>
<td>—</td>
<td>60</td>
<td>70 ns</td>
<td>1, 2, 3</td>
</tr>
<tr>
<td>t&lt;sub&gt;RAC&lt;/sub&gt;</td>
<td>Access time from TRG</td>
<td>25</td>
<td>30</td>
<td>35</td>
<td>35</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;RCH&lt;/sub&gt;</td>
<td>Read hold time after CE goes high</td>
<td>0</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>0 ns</td>
<td>4</td>
</tr>
<tr>
<td>t&lt;sub&gt;RCS&lt;/sub&gt;</td>
<td>Read command setup time</td>
<td>0</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>0 ns</td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;RRH&lt;/sub&gt;</td>
<td>Read command hold time to RAS high</td>
<td>0</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>0 ns</td>
<td>4</td>
</tr>
</tbody>
</table>

1. Operation within the t<sub>RCD</sub>(max.) limit ensures that t<sub>RAC</sub>(max.) can be met. t<sub>RCD</sub>(max.) is specified as a reference point only: If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max.) limit, then access time is controlled by t<sub>CAC</sub>.  
2. Operation within the t<sub>RAD</sub>(max.) limit ensures that t<sub>RAC</sub>(max.) can be met t<sub>RAD</sub>(max.) is specified as a reference point only: If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub>(max.) limit, then access time is controlled by t<sub>AA</sub>.  
3. Measured with the specified current and 50 pF load for the primary port. Output referenced levels: V<sub>OH</sub> = 2.0V and V<sub>OL</sub> = 0.8V.  
4. Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycle.  
5. t<sub>OFF(max.)</sub> defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.

### Fast Page Mode Read-Modify-Write-Cycle

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>-6H</th>
<th>-60</th>
<th>-70</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t&lt;sub&gt;RWCP&lt;/sub&gt;</td>
<td>Fast page mode read-modify-write Cycle Time</td>
<td>74</td>
<td>74</td>
<td>84</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

### Page Mode Cycle

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>-6H</th>
<th>-60</th>
<th>-70</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t&lt;sub&gt;ACP&lt;/sub&gt;</td>
<td>Access time from CE precharge</td>
<td>—</td>
<td>28</td>
<td>—</td>
<td>35</td>
<td>40 ns</td>
</tr>
<tr>
<td>t&lt;sub&gt;HPC&lt;/sub&gt;</td>
<td>Extended data out cycle time</td>
<td>20</td>
<td>25</td>
<td>30</td>
<td>30 ns</td>
<td></td>
</tr>
<tr>
<td>t&lt;sub&gt;PC&lt;/sub&gt;</td>
<td>Fast page mode cycle time</td>
<td>30</td>
<td>35</td>
<td>40</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>
## Refresh Cycle

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>-6H Min.</th>
<th>-6H Max.</th>
<th>-60 Min.</th>
<th>-60 Max.</th>
<th>-70 Min.</th>
<th>-70 Max.</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>tCHR</td>
<td>CE held low after RE low (CE before RE refresh)</td>
<td>6</td>
<td>6</td>
<td>8</td>
<td>8</td>
<td></td>
<td></td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>tCSR</td>
<td>CE low setup before RE low (CE before RE refresh)</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td>5</td>
<td></td>
<td></td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>tREF</td>
<td>Refresh period</td>
<td></td>
<td>32</td>
<td></td>
<td>32</td>
<td></td>
<td>32</td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td>tRPC</td>
<td>RE high to CE low precharge</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>
### Serial Read, Write and Transfer Cycle

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>-6H</th>
<th>-60</th>
<th>-70</th>
<th>Units</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>t\text{CSD}</td>
<td>CE low to first SC high after TRG goes high</td>
<td>15</td>
<td>—</td>
<td>15</td>
<td>ns</td>
<td>—</td>
</tr>
<tr>
<td>t\text{CTH}</td>
<td>Delay time from CE low to TRG high</td>
<td>15</td>
<td>—</td>
<td>15</td>
<td>—</td>
<td>15</td>
</tr>
<tr>
<td>t\text{D(RHMS)}</td>
<td>Delay time, RE high to last (most significant rising edge of SC before boundary switch during split read transfer cycles)</td>
<td>20</td>
<td>—</td>
<td>20</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td>t\text{DTH}</td>
<td>TRG hold after RE high</td>
<td>5</td>
<td>—</td>
<td>5</td>
<td>—</td>
<td>5</td>
</tr>
<tr>
<td>t\text{D(TPRL)}</td>
<td>Delay time, first (TAP) rising edge of SC after boundary switch to RE low during split read transfer cycles</td>
<td>15</td>
<td>—</td>
<td>15</td>
<td>—</td>
<td>17</td>
</tr>
<tr>
<td>t\text{ESR}</td>
<td>SE setup before RE low</td>
<td>0</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>0</td>
</tr>
<tr>
<td>t\text{ESD}</td>
<td>RE low to TRG high</td>
<td>60</td>
<td>—</td>
<td>60</td>
<td>—</td>
<td>70</td>
</tr>
<tr>
<td>t\text{H}</td>
<td>RE low to first SC high after TRG goes high</td>
<td>15</td>
<td>—</td>
<td>15</td>
<td>—</td>
<td>17</td>
</tr>
<tr>
<td>t\text{H(CH)}</td>
<td>TRG hold after RE high</td>
<td>45</td>
<td>—</td>
<td>45</td>
<td>—</td>
<td>55</td>
</tr>
<tr>
<td>t\text{SC}</td>
<td>Width of SC high</td>
<td>4</td>
<td>—</td>
<td>6</td>
<td>—</td>
<td>7</td>
</tr>
<tr>
<td>t\text{SCA}</td>
<td>Access time from SC going high</td>
<td>3</td>
<td>12</td>
<td>3</td>
<td>15</td>
<td>3</td>
</tr>
<tr>
<td>t\text{SCC}</td>
<td>Serial clock cycle time</td>
<td>12</td>
<td>—</td>
<td>18</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td>t\text{SCP}</td>
<td>Width of SC low</td>
<td>4</td>
<td>—</td>
<td>6</td>
<td>—</td>
<td>7</td>
</tr>
<tr>
<td>t\text{SDH}</td>
<td>Serial data-in hold time after SC high</td>
<td>5</td>
<td>—</td>
<td>5</td>
<td>—</td>
<td>5</td>
</tr>
<tr>
<td>t\text{SDS}</td>
<td>Serial data-in setup time to SC high</td>
<td>2</td>
<td>—</td>
<td>2</td>
<td>—</td>
<td>2</td>
</tr>
<tr>
<td>t\text{SEA}</td>
<td>Access time from SE going low</td>
<td>10</td>
<td>—</td>
<td>12</td>
<td>—</td>
<td>15</td>
</tr>
<tr>
<td>t\text{SFU}</td>
<td>Serial enable setup time to SC high</td>
<td>3</td>
<td>—</td>
<td>3</td>
<td>—</td>
<td>3</td>
</tr>
<tr>
<td>t\text{SFC}</td>
<td>Serial output disable from SE high</td>
<td>8</td>
<td>0</td>
<td>8</td>
<td>0</td>
<td>8</td>
</tr>
<tr>
<td>t\text{SOH}</td>
<td>Old Serial data out hold time after SC high</td>
<td>3</td>
<td>—</td>
<td>3</td>
<td>—</td>
<td>3</td>
</tr>
<tr>
<td>t\text{SRH}</td>
<td>SC going high to RE low</td>
<td>8</td>
<td>—</td>
<td>8</td>
<td>—</td>
<td>10</td>
</tr>
<tr>
<td>t\text{SWS}</td>
<td>TRG high to SC high (first serial clock after real time transfer)</td>
<td>8</td>
<td>—</td>
<td>8</td>
<td>—</td>
<td>10</td>
</tr>
<tr>
<td>t\text{TCH}</td>
<td>TRG hold time to CE high</td>
<td>8</td>
<td>—</td>
<td>8</td>
<td>—</td>
<td>10</td>
</tr>
<tr>
<td>t\text{TCH}</td>
<td>TRG hold to RE high</td>
<td>8</td>
<td>—</td>
<td>8</td>
<td>—</td>
<td>10</td>
</tr>
<tr>
<td>t\text{TCH}</td>
<td>TRG high to SC high (Serial write transfer)</td>
<td>15</td>
<td>—</td>
<td>15</td>
<td>—</td>
<td>20</td>
</tr>
<tr>
<td>t\text{TCH}</td>
<td>SC high delay to TRG high during a real time read transfer</td>
<td>5</td>
<td>—</td>
<td>5</td>
<td>—</td>
<td>5</td>
</tr>
</tbody>
</table>

1. Measured with the specified current and 30 pF load for the Serial port. Output referenced levels: $V_{OH} = 2.0V$ and $V_{OL} = 0.8V$. 

©IBM Corporation, 1995. All rights reserved. 
Use is further subject to the provisions at the end of this document.
Fast Page (FP) Read Cycle
Write Cycle (Early Write)

- RE
- CE
- A0-A8
- DSF
- TRG
- W
- DQ

- tWC
- tRP
- tCRP
- tASR
- tRAH
- tASC
- tCAS
- tCSH
- tRCD
- tRAS
- tRP
- tRSH
- tRAS
- tCRP
- tASR
- tRAH
- tASC
- tCAS
- tCSH
- tRCD
- tRAS
- tRP
- tRSH
- tRE
- tCE

- tTLS
- tTLH
- tSU(SFR)
- tH(SFR)
- tSU(SFC)
- tH(SFC)

- tWSR
- tRWH
- tWCR
- tWCS
- tWCH

- tMS
- tMH
- tDSC
- tDH

- WP
- WPB
- Mask

- Valid data in

- Row
- Column

- "H" or "L"
Fast Page Mode (Early Write)

- RE
- CE
- A0-A8
- DSF
- TRG
- W
- DQ

- **tRP**: Row Address Pulse
- **tRAS**: Row Address Strobe
- **tRCD**: Row CAS Delay
- **tCP**: Column Pulse
- **tRAD**: Row Address Duration
- **tCAS**: Column Address Strobe
- **tWCS**: Write Cycle Strobe
- **tRWH**: Row Write Hold
- **tCAH**: Column Address Hold
- **tCWL**: Column Write Level
- **tWC**: Write Cycle
- **tH(SFR)**: High Port Selector
- **tSU(SFR)**: Select Function Register
- **tH(SFC)**: High Port Function
- **tWSR**: Write Start Pulse
- **tTLH**: Timing Label
- **tTLS**: Timing Label
- **tMS**: Mask
- **tMH**: Mask Hold
- **tDSC**: Data Select
- **tDH**: Data Hold
- **tWCH**: Write Cycle Strobe

- **WPB**: Write Pulse
- **DQ**: Data Register

- **RE**: Read Enable
- **CE**: Chip Enable

- **A0-A8**: Address Inputs
- **DSF**: Data Select Function
- **TRG**: Timing Register
- **W**: Write Enable

- **DQ**: Data Outputs

- **Row**: Row Address
- **Column “a”**: Column “a” Address
- **Column “b”**: Column “b” Address

- **Mask Data in “a”**: Mask Data in “a” Address
- **Data in “b”**: Data in “b” Address

- “H” or “L”
Write Cycle (Late Write)

- tWC
- tRP
- tRAS
- tRCD
- tAR
- tCAS
- tRWL
- tRSH
- tCWL
- tASR
- tRAH
- tASC
- tCAH
- tSU(SFR)
- tH(SFR)
- tSU(SFC)
- tH(SFC)
- tTLS
- tTLH
- tMS
- tMH
- tGHD
- tOEZ
- tDSW
- tDH
- tRWL
- tOEZ
- tGHD
- tDSW
- tDH

Row Column

RE
CE
A0-A8
DSF
TRG
W
DQ

Write valid data in: “H” or “L”
Skewed CE (Overlapping CE) EDO Read Operation

- **RE**
- **LCE**
- **DCE**
- **A0-A8**
- **DSF**
- **TRG**
- **WE**
- **DQ0-DQ7**
- **DQ8-DQ15**

- **tRP**
- **tRAS**
- **tCAS**
- **tCLCH**
- **tRCD**
- **tRSR**
- **tRAH**
- **tASR**
- **tASC**
- **tCAH**
- **tRAD**
- **tCAH**
- **tSU(SFR)**
- **tH(SFR)**
- **tSU(SFC)**
- **tTLS**
- **tTLH**
- **tRCS**
- **tRCH**
- **tOEZ**
- **tRAC**
- **tAA**
- **tRCS**
- **tRCH**
- **Valid data out**
- **Valid data out**

- **A0 - A8**
- **DSF**
- **TRG**
- **WE**
- **DQ0-DQ7**
- **DQ8-DQ15**

- **HI - Z**

- **HI - Z**

- **I**

- **CE**

- ** row or column**

- **“H” or “L”**
2 CE Byte Write Operation (CE Overlapping)

256K x 16 MULTIPORT VIDEO RAM

©IBM Corporation, 1995. All rights reserved.
Use is further subject to the provisions at the end of this document.

Revised 11/95

SA14.4751-03

Page 28 of 64
Skewed W Operation

- **tASC tCAH**
- **tDSW tDH**
- **tRP tRAS**
- **tASR tRAH**
- **tRAD tSU(SFR) tH(SFR) tSU(SFC)**
- **tTLS tTLH**
- **tWCS**
- **tSU(SFC) tH(SFC)**
- **tWP**
- **tUWE**
- **tLWE**
- **tDSF**
- **tRCD**
- **tRWL**
- **tCWL**
- **tCAS**
- **tWCH**
- **tCWL**
- **tWCS**
- **tSC**
- **tH**
- **DQ0-DQ15**
- **DQ0-DQ7**
- **CE**
- **RE**
- **A0-A8 DSF**
- **TRG**
- **LWE**
- **W**

**Data in:**
- **DQ0-DQ7:** DQ 0 - DQ 7
- **DQ8-DQ15:** DQ 8 - DQ 15
Load Color Register Cycle (Early Load)

- tRP
- tRAS
- tRC
- tRCD
- tCAS
- tASR
- tRAH
- tSU(SFR)
- tH(SFR)
- tSU(SFC)
- tH(SFC)
- tTLS
- tTLH
- tWSR
- tRWH
- tWCS
- tWCH
- tWCR
- tDSC
- tDHR
- tDH
- RE
- CE
- A0-A8
- DSF
- TRG
- W
- DQ
Load Color Register Cycle (Late Load)
Load Mask Register (Early Load)

- tRP
- tRAS
- tRCD
- tCAS
- tASR
- tRAH
- tSU(SFR)
- tH(SFR)
- tSU(SFC)
- tH(SFC)
- tTLS
- tTLH
- tWSR
- tRWH
- tDSC
- tDHR
- tDH

- RE
- CE
- A0-A8
- DSF
- TRG
- W
- DQ

- tWCS
- tWCH

- "H" or "L"
Block Write (No Mask) Operation (Early Write)

No mask (non-persistent or persistent) applied to BLOCK WRITE cycles.

- Start address block "a" and block "b"
- Ignore A0 - A2

Row block "a" block "b"

Column mask for block "a"
Column mask for block "b"

: "H" or "L"
Non-Persistent Mask Block Write Operation (Early Write)

This assumes that Load Mask Register cycles has not been initiated prior to non-persistent Mask Block WRITE operation.

- Row block "a"
  - Start address
  - Column mask for "a"
- Row block "b"
  - Start address
  - Column mask for "b"

: “H” or “L”
Persistent Mask Block Write Operation (Early Write)

- LMR cycle has been invoked prior to Block Write Operation. Mask from Mask Register is applied to the Color Register data during Block Write cycles.
- Column mask for block "a": "H" or "L".
- Column mask for block "b": "H" or "L".
- Start address for block "a": A 2  - A 0  don't care
- Start address for block "b": A 2  - A 0  don't care
Flash Write Cycle

- tRP
- tWP
- tCRP
- tCHR
- tASR
- tRAH
- tTLS
- tTLH
- tWSR
- tRWH
- tMS
- tMH
- tSU (SFR)
- tH (SFR)

- RE
- CE
- A0-A8
- DSF
- TRG
- W
- DQ

- "H" or "L"
RE Only Refresh (ROR)

Status at RE fall

- H or L

See state table
CE Before RE Refresh (CBRN-No Mode Reset)

- tRP
- tRAS
- tRASPC
- tCSR
- tCHR
- tWSR
- tRWH
- tSU(SFR)
- tH(SFR)
- RE
- CE
- W
- DSF
- IRPC
- ICSR
- ICHR
- IPC
- IRA

256K X 16 MULTIPORT VIDEO RAM
IBM025160
IBM025170
CE Before RE Refresh (CBRS) Cycle With Stop Register Set

- tRP
- tRC
- tRAS
- tRAS
- tCSR
- tCHR
- tASR tRAH
- tSU(SFR)
- tH(SFR)
- tWSR tRWH
- RE
- CE
- A0-A8
- DSF
- W

Stop Address
Serial Port

: "H" or "L"
RAM ----> SAM (Full Register Read Transfer)

256K X 16 MULTIPORT VIDEO RAM
IBM025160 IBM025170
IBM025161 IBM025171

- Which half of row to transfer
- A 8 , A 7 - A 0
- Start address for Serial Port Read
- New data
- New data
- Old data
- Old data

- tSCA
- tSOH
- tCAS
- tASC
- tCAH
- tTCH
- tTRH
- tDTH
- tTSL
- tSC
- tSCP
- tSWS
- tCSD
- tRSD
- tSCA
- tSCA
- tSEZ
- tSEA
- tASR
- tRAH
- tSU(SFR)
- tH(SFR)
- tWSR
- tRWH
- tTLS
- tTLH
- tRAS
- tRP
- tRC
- Row address

--- HI - Z
Real Time transfer requires precise synchronization of SC clock with memory clock.

Data out from Real Time transfer requires precise synchronization of SC clock with memory clock.

Old Data
Old data
Old data
Old data
Old Data
New data
New data

location 256

"H" or "L"
Split Register Read Transfer

1) Never start a transfer at the same time the last bit from a particular half of SAM is being read. Allow a minimum delay of $t_{D(TPRL)}$ to avoid contention. Note that the transfer can wait in Split-Register Transfer operations. Don’t rush to start a transfer.

2) Never wait too long to start a transfer to the particular half of SAM. The transfer cycle must have been completed ahead of time by a minimum time of $t_{D(RHMS)}$ before the SC clock reads the last bit out of the particular half of SAM.

**CAUTION:**

Never wait till the last moment to initiate a Split-Register Transfer.

- Tap point “M”
- Tap point “N”
Full Register Write Transfer

1) Allow sufficient time, at least tSRS (min) for the completion of the write of previous data before initiating a transfer.

2) Allow sufficient time, at least tTRP (min) for the transfer to be completed before starting a write.

Optional:

A0 - A8
W
DQ
TRG
DSF
WPB
CSD
M,S
W

Mask

New data write
Old data transferred to Row [R8 - R0] based on CA8.

Row A8, A7 - A0
WPB
Mask

Old data in
New data write
based on CA8.

1) Write of previous data before initiating a transfer.

2) "H" or "L"
**Split Register Write Transfer**

**CAUTION:**

1. Allow a delay of $t_{SRS}$ (min) to initiate a transfer from the time of writing the last bit [255 or 127] in the serial port. It is not a good idea to rush to start a Split Write Transfer especially when you have all the time on earth to initiate a Split Transfer.
2. Allow at least $t_{TRP}$ (min) for the completion of a transfer cycle before start initiating the new data Write.

**CAUTION:**

You can start a transfer from the particular half of SAM after few cycles of write in the other half of SAM. Don't wait till the last moment.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>RE</td>
<td></td>
</tr>
<tr>
<td>CE</td>
<td></td>
</tr>
<tr>
<td>A0-A8</td>
<td></td>
</tr>
<tr>
<td>DSF</td>
<td></td>
</tr>
<tr>
<td>W</td>
<td></td>
</tr>
<tr>
<td>DQ</td>
<td></td>
</tr>
<tr>
<td>SC</td>
<td></td>
</tr>
<tr>
<td>SDQ</td>
<td></td>
</tr>
<tr>
<td>CE</td>
<td></td>
</tr>
</tbody>
</table>

1) It is not a good idea to rush to start a Split Write Transfer especially when you have all the time on earth to initiate a Split Transfer.
2) Allow at least $t_{TRP}$ (min) for the completion of a transfer cycle before start initiating the new data Write.
Functional Description

The DRAM array is organized as 512 rows x 512 columns x 16 bit wide. The device is capable of performing normal Read/Write operations similar to a DRAM. Besides fast page Read/Write, the 4-Mb VRAM has the following added functions:

- Full Register Read Transfer
- Split Register Read Transfer
- Full Register Write Transfer
- Split Register Write Transfer
- 8 Column Block Write
- Full Row Flash Write
- Extended Data Out (EDO)
- Serial Port Read
- Serial Port Write

Power Up or VRAM Initialize Process

After $V_{CC}$ has reached its regulated value, allow at least 100µs for build up of N-well voltage inside the chip. Perform at least 8 CAS-Before-RAS (CBR) refresh cycles to reset unwanted mode(s) which may be set during power up. For more details refer to the Application Note, “Designing with 4-Mb VRAM”. The Serial port will be initialized with the jump address of 128 bit at power up, thereby requiring no STOP address setting by the user for split Read or split Write in normal mode operations.

DRAM Refresh Operation

DRAM array consists of volatile cells, therefore these cells need to be refreshed periodically. The minimum rate for VRAM is 512 refresh cycles every 32ms. Every cell therefore gets a chance to be refreshed every 32 ms. The SAM Registers memory is static in nature and therefore requires no refresh.

The following refresh modes are available in IBM's 4-Mb VRAM:

**RE Only Refresh (ROR)**

A cycle having only RE active refreshes all cells in one row of the storage array. A high CE is maintained while RE is active to keep DQs in high impedance.

Note that the row address for refresh is supplied by the user. **RE only Refresh mode will not clear any unknown modes at power up. Therefore, CBR cycles at power up must be performed to clear any unknown modes.** The timing diagram on page 37 shows a RE only Refresh mode.

**CE before RE Refresh (CBR)**

The CBR Refresh mode is selected by bringing the CE low before RE is brought low and keeping DSF low as shown in the timing diagram on page 38. An internal address counter selects the row to be refreshed. **CBR cycle will reset any special modes set by CBRS or any persistent mask.** Note that DQs are in high-Z state during CBR cycle.

**CE before RE Refresh without mode Reset (CBRN)**

CBRN mode is set by bringing CE low before RE is brought low and keeping W and DSF high at the falling edge of RE. The internal counter selects the row to be refreshed. **CBRN will neither clear any special modes set by the CBRS cycle nor any masks.**
CE before RE Refresh with Stop Register Set (CBRS)

The CBRS operation is selected by bringing \( W \) and \( CE \) low before \( RE \) is brought low and keeping DSF high as shown in the timing diagram on page 40. An internal address counter selects the row to be refreshed. This cycle is also used to set the chip into Serial Register Stop mode (SRS). Full compatibility is provided between Half Depth SAM and Full Depth SAM by performing Split Transfer in SRS mode using STOP address of 127 or less. For more details, refer to Application Note, “Half SAM and Full SAM Compatibility”.

Recommended CBR, CBRS, and CBRN Cycles

To ensure that the device has not entered unwanted register modes at power up, at least **eight CBR cycles must be executed before normal operation of the device is resumed**. A CBR after each vertical retrace is recommended. This fail-safe routine is for cases where a system misoperation causes entry into an unwanted mode. If the STOP Register function is used, then a CBRS must be invoked following every CBR cycle. If the STOP register function is not required and Persistent Write masking is employed, then use a CBRN. CBRN does not clear the old mask.

**Byte Control**

The 4-Mb VRAM is available with either Dual \( W \) or Dual \( CE \). A dual \( CE \) part has lower and upper byte control. The \( LCE \) controls the DQ\(_0\) – DQ\(_7\) while \( UCE \) controls DQ\(_8\) – DQ\(_{15}\). Individual byte control can be applied during read and write operations on the primary port.

A dual \( W \) part has a lower and upper \( W \). The \( LW \) and \( UW \) allow individual byte control of the DQs during write operations. The \( LW \) controls DQ\(_0\) – DQ\(_7\) and \( UW \) controls DQ\(_8\) – DQ\(_{15}\). Individual byte control can be applied to the DRAM Read, Write, Block Write, Load Mask Register and Load Color Register cycles.

**Read Cycle**

A Read cycle is executed by activating \( RE \), \( CE \), and \( TRG \) and by maintaining \( W \) high while \( CE \) is active. The DQs remain in high-Z until valid data appears at the output at access time. Device access time, \( t_{ACC} \), will be the longest of the four calculated intervals:

- \( t_{RAC} \) Access time from \( RE \) falling edge
- \( t_{RCD} \) (\( RE \) to \( CE \) delay) + \( t_{CAC} \) (Access time from \( CE \) falling edge)
- \( t_{RAD} \) (\( RE \) to Column Address delay) + \( t_{AA} \) (Access time from column Address)
- \( RE \) to \( TRG \) delay + \( t_{OEA} \) (Access time from \( TRG \))

Device dependent parameters are: \( t_{RAC} \), \( t_{CAC} \), \( t_{AA} \) and \( t_{OEA} \). System dependent parameters are: \( t_{RCD} \), \( t_{RAD} \) and \( RE \) to \( TRG \) delay. Output becomes valid after the access time has elapsed. It remains valid while \( CE \) and \( TRG \) are low (Fast Page parts only). It remains valid while \( TRG \) is low (EDO parts only). Either \( CE \) or \( TRG \) high returns the output pins to high-Z (Fast Page parts only). \( TRG \) high returns the output pins to high-Z (EDO parts only).

**Write Cycle**

A Write cycle is executed by bringing \( W \) low during \( RE \) and \( CE \) cycle. The falling edge of \( CE \) or \( W \) whichever occurs later strobes the data on DQ pins into the on-chip data latch.
Early Write Cycle

An early Write cycle is executed by bringing \( \overline{W} \) low before \( \overline{CE} \) falls. Data is strobed by \( \overline{CE} \) with setup and hold times referenced to this signal. This is the mode that is generally used for graphics applications. \( \text{TRG} \) can be in any state while \( \overline{W} \) is active.

Late Write Cycle

A late Write is executed by bringing \( \overline{W} \) low after \( \overline{CE} \) goes low. The input data is strobed by \( \overline{W} \) with setup and hold times referenced to \( \overline{W} \) signal. The late Write cycle is used for Read-Modify-Write operations.

Write-per-Bit Mask (WPBM) Cycle

A Write-Per-Bit Mask cycle uses an I/O mask function to allow the system designer the flexibility of writing or not writing any combinations of \( \text{DQ}_0 \) through \( \text{DQ}_{15} \). Two types of masking are possible:

1. **Non-persistent Mask or New mask**

   This mask has to be loaded at each \( \overline{RE} \) fall time as shown in the timing diagram on page 34. \( \overline{W} \) must be low as \( \overline{RE} \) falls. The DQs latched at \( \overline{RE} \) fall time are used as mask bits for Write cycle(s) for the particular \( \overline{RE} \) cycle. If mask bit is “1”, the corresponding DQ input bit is written. If mask bit is “0”, the corresponding DQ input is not written.

2. **Persistent Mask or Old Mask**

   If a Load Mask Register cycle has been performed and has not been cleared by a CBR refresh cycle prior to a Write cycle, and \( \overline{W} \) is low at \( \overline{RE} \) fall time, data at DQ pins at \( \overline{RE} \) fall time will be ignored and the data from Mask Register is applied to the following:
   a. **DQ inputs during Write cycles if \( \overline{W} \) is low at \( \overline{RE} \) fall time.**
   b. **Color Register data during Block Write and Flash Write cycles if \( \overline{W} \) is low at \( \overline{RE} \) fall time.**

Read-Write/Read-Modify-Write Cycle

A Read-Modify-Write is performed by first performing a normal Read, then tri-stating the DQ pins with \( \text{TRG} \), placing data to be written on the DQ pins, and then executing a Write operation. A WPBM can be loaded at the falling edge of \( \overline{RE} \). The input data is strobed in reference to \( \overline{W} \). This operation is illustrated in the timing diagram on page 24.

Load Mask Register Cycle

In this cycle, data on DQ pins is written to a 16-bit write mask register, where it is retained and used by subsequent masked Write and masked Block Write cycles. This mask can be cleared by executing CBR cycle or by turning the power off. The mask data in the Mask Register can be changed by issuing another Load Mask Register cycle.

Load Color Register Cycle

The load color register cycle is used to load the 16 bit color register, where it is retained to be used for data during Block Write and Flash Write operations.
Block Write Operation

The Block Write Cycles are useful for clearing windows and for accelerating polygon fill operations. In all Block Write operations, the data is always supplied by the color register which is loaded by invoking a Load Color Register operation prior to the Block Write cycle(s). The color register data bits can individually be masked by either loading the mask at \( \text{RE} \) fall time (non-persistent mask) provided that no Load Mask Register operation has been performed prior to invoking Block Write cycle(s). If a Load Mask Register operation has been performed and \( \overline{W} \) is low at \( \text{RE} \) fall time, WPBM mask at \( \text{RE} \) time will be ignored and the mask from the Mask Register (persistent mask) will be applied to the color data bits during Block Write cycle(s). lower or upper or both bytes can be written during Block Write cycle(s). Also a feature known as “individual Column masking” can be used to mask all or any of the 8 columns by loading the column mask at DQ pins at \( \text{CE} \) fall time. This operation is illustrated in and the Application Note, “8 Column Block Write”.

DQ data at \( \text{CE} \) fall time during Block Write cycle(s)

- \( \overline{W} = 0 \), Mask the selected column in the block
- \( \overline{W} = 1 \), Write the data in the selected column in the block

For example, if DQ0 is “0”, mask the lower byte of column 1 in the block. If DQ8 is “1”, write in the upper byte of column 1.

1L = Lower byte of column 1.
1U = Upper byte of column 1.

Block Write (No Mask)

The data from the color register is written to any or all of the eight columns starting with the column address \( A_8-A_3 \) (\( A_2, A_1, A_0 \) are don't care). Any column or columns in a block of 8 columns can be masked by latching the DQ data at \( \text{CE} \) fall time during Block Write page cycles in a way as illustrated in the timing diagram on page 33. Both \( \overline{W} \) should be kept high at \( \text{RE} \) fall time so that no mask is used at Block Write cycle time.

Block Write (Non-persistent Mask)

The WPBM is loaded by bringing \( \overline{W} \) low at \( \text{RE} \) fall time and latching the data present at DQ pins. This mask is applied to the data from Color Register during Block Write page cycles. Note that the masked data is written to all or any of the non-masked columns in the selected block. The WPBM so latched at \( \text{RE} \) fall time is applicable during that particular \( \text{RE} \) active cycle time only.

Block Write (Persistent Mask or Old Mask)

An LMR cycle is initiated to load the Mask Register prior to executing a Block Write operation with persistent mask. The 16-bit Mask Register supplies the bit mask for color register data during page mode Block Write cycles. This masked data is then written to all or any of the non-masked columns in the 8-column block. \( \overline{W} \) is low at \( \text{RE} \) time and any data on DQ pins at \( \text{RE} \) fall time will be ignored. To clear the persistent mask, a CBR cycle is initiated.
Flash Write

The Flash Write operation causes an entire row (512 x 16 bits) of data to be written with the contents of the color register. The color register must be loaded on a previous Load Color Register (LCR) cycle. The Flash Write operation can be without Mask, with new mask WPBM or old mask WPBM as explained in mask write operations. The only difference is that the mask is applied for the data in the whole row. **Note that there is no provision for individual byte control, therefore both the bytes will be written or masked.**

Fast Page Cycle Operation

Fast page mode cycles allow faster memory access by using the same row address while successive column addresses are strobed onto the chip. The RE signal is kept low while successive CE cycles are executed. The data rate is faster because row addresses are maintained internally and do not have to be reapplied. In fast page mode operation, Read, Write, Read-modify-Write cycles may be executed. During a Fast-page read cycle, the DQ pins stay in high-Z until valid data appears at the output pins at access time. The access time in this cycle will be the longest of the following intervals.

\[
\begin{align*}
t_{ACP} &= \text{Access time from start of column precharge} \\
t_{CP} + t_T + t_{CAC} &= \text{Column precharge time + transition time} \\
&\quad + \text{Access time from CE fall time} \\
&\quad + \text{CE high to column address delay + t_{AA}}
\end{align*}
\]

Extended Data Out (EDO)

**In extended data out mode, the primary port output drivers are not turned off by the rising edge of CE.** As rising edge of CE does not turn off the data, the resulting longer data valid time allows speedup of the fast page cycle time. **Fast page mode applications that try to run at minimum cycle times find that timing skews and propagation delays make the data valid time so narrow that reliable sampling is impossible.** EDO solves this problem by providing longer data valid time. The device access time is the longest of the following intervals:

- \( t_{ACP} \)
- \( t_{AA} \)
- \( t_{CAC} \)

The detailed explanation of EDO and Fast Page is given in the Application Note, “EDO for Higher Bandwidth”.

Serial Port Operation

The Serial port is always in either Read or Write mode. To switch the Serial port from Read to Write or vice versa, a Transfer operation of the appropriate type must be executed. A Read Transfer operation will put the Serial port into Read mode if it is not already in Read mode. A Write Transfer will switch the Serial port into Write mode if it is not already in Write mode. **To prevent storing of the current contents of the SAM when first switching to Write mode, a Write transfer operation with the WPBM set to block all 16 bits should be performed.** When \( SE \) is low, each serial clock will cause a Read/Write of the SAM location addressed by the internal Serial port address counter. When \( SE \) is high, the Serial port is disabled for Read/Write, and the SDQs are in high-Z state. **Note that Each SC clock causes the internal address counter to increment independent of the state of SE.**
Transfer Modes

The following Transfer Modes are available:

1. Full Read Transfer (Normal) Mode.
2. Split Read Transfer (Normal) Mode.
3. Full Read Transfer (SRS) Mode.
4. Split Read Transfer (SRS) Mode.
5. Full Write Transfer (Normal) Mode.
6. Split Write Transfer (Normal) Mode.
7. Full Write Transfer (SRS) Mode.
8. Split Write Transfer (SRS) Mode.

Full Register Read Transfer (Normal) Mode

The Full Register Read Transfer operation is illustrated in the timing diagram on page 41. This operation will load the entire SAM (256 x16 bits) from the selected segment of the row. CA8 controls which half of the selected row needs to be transferred. If CA8 at CE fall time is “0”, the lower half of the selected row is transferred. If CA8 at CE fall time is “1”, the upper half of the selected row is transferred. CA7-CA0 address supplied by the user at CE fall time is used to provide the starting address for reading of data from the Serial port. The SAM has 256 locations to be addressed starting from 0 to 255. During the Full Read Transfer cycle the Start Address Register as well as the Serial port counter will be loaded, with the user supplied address CA7-CA6. CA7 equals “0” is associated with the lower half of the SAM and CA7 equals “1” is associated with the upper half of the SAM. A Full Register Read Transfer from the selected row to SAM is shown in the timing diagram on page 51. The example shows a transfer based on user supplied CA8 equals “1”. The Serial port counter is set to the address CA7-CA6 specified by the user at CE fall time during the Full Read Transfer cycle. The next SC cycle following the transfer will start reading data from this point in the SAM. Reading will continue until the end of the SAM location 256 and will wrap around. To keep Serial data out continuous, either a Split Read Transfer or a Full Read Transfer must be executed as the SAM runs out of new data. See the timing diagrams for the necessary timing requirements for either method of loading the SAM.
Split Register Read Transfer (Normal) Mode

The Split Read Transfer is used to read data continuously from the Serial port without having to worry about synchronizing the SC clock with the operation of the primary port. This transfer operation loads 128 x16 bits of a wordline into half of the SAM. The user supplied column address bit “CA8” and an internally generated “CA7” determines which quarter of the word line is transferred to the SAM.

Note the user supplied “CA7” at CE fall time during transfer cycle is a don’t care and is internally generated based on which half of the SAM is active. This way, the inactive half of SAM can be loaded with the new data while data is being read out of the other active half. The start address is given by CA8 - CA0 but is held in a TAP address pointer register until the serial counter reaches the jump address (127/255). At that point, the start address register is loaded with the address from the TAP address register. The Serial port counter will also be loaded with this address at the same time. The reading of data will start from this address in the other half of SAM that was previously inactive at the next SC clock. The Split Read Transfer in normal mode is illustrated in the timing diagram on page 43.

The example in the timing diagram on page 53 illustrates a Split Read Transfer between DRAM and SAM based on user supplied CA8 during Split Read Transfer cycle and an internally generated CA7. In the first example (CA8 = 1), the Serial port is active reading data from the upper half of the SAM while the lower half of SAM is idling. Therefore, CA7 is internally changed to “0” and the transfer is forced to lower half of SAM. In the second example, the Serial port is active reading data from the lower half of SAM, the transfer is therefore forced to the upper half of SAM.

Note: There must be a Full Read Transfer prior to any Split Read Transfer. After the Full Read Transfer, any number of Split Read Transfers can be performed. The Split Read Transfer can be initiated to the idling part of SAM at any time while the active half is being read. It is generally a good practice to perform a Split Read Transfer to the idle half of SAM at any time way ahead of the last data being read out of the active half of SAM.
Split Register Read Transfer (Normal) Mode

Array

<table>
<thead>
<tr>
<th>Rows</th>
<th>Cols</th>
</tr>
</thead>
<tbody>
<tr>
<td>511</td>
<td>0</td>
</tr>
<tr>
<td>127</td>
<td>127</td>
</tr>
<tr>
<td>255</td>
<td>255</td>
</tr>
<tr>
<td>383</td>
<td>383</td>
</tr>
<tr>
<td>511</td>
<td>511</td>
</tr>
</tbody>
</table>

SAM

<table>
<thead>
<tr>
<th>Rows</th>
<th>Cols</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>127</td>
</tr>
<tr>
<td>128</td>
<td>255</td>
</tr>
</tbody>
</table>

CA7 = 0 CA8 = 0

CA7 = 1 CA8 = 0

CA7 = 0 CA8 = 1

CA7 = 1 CA8 = 1
Full Register Write Transfer (Normal) Mode

The Full Write Transfer operation is illustrated in the timing diagram on page 44. This operation will store the contents of the SAM at the address specified by row address (RA8 - RA0) and CA8.

CA8 controls the transfer of data to the particular half of the row. If CA8 at CE fall time is “0”, the data from SAM is stored in the lower half of the row. If CA8 at CE fall time is “1”, the upper half of the selected row is loaded. CA7-CA0 address supplied by the user at CE fall time in a transfer cycle is used to provide the starting location for writing the data in the Serial port on the next SC clock following the transfer. During the Full Write Transfer cycle, a WPBM can be loaded at RE fall time to mask the selected data bits at transfer time. Generally, it is a good practice to mask all the data bits at the first Full Write Transfer cycle to prevent transferring of old data left over from previous Read Transfer operations.

A Full Register Write Transfer from SAM to DRAM is shown in the timing diagram on page 54. The example shows a transfer based on user supplied CA8 equals “1”. The Serial port counter is set to the address CA7-CA0 specified by the user at CE fall time during the Full Register Write Transfer cycle. The next SC clock following the transfer will start writing data from this point in the SAM.

Full Register Write Transfer (Normal) Mode
Split Register Write Transfer (Normal) Mode

The Split Write Transfer is used to write data continuously in the Serial port without having to worry about synchronizing the SC clock with the operation of the primary port. This transfer operation stores 128x16 bits from SAM in the selected row segment. CA₈ at CE fall time during a Split Write Transfer cycle determines to which half of the row the data from SAM is going to be stored. **CA₇ is a don’t care and is internally generated based on which half of the SAM is active.** This way, the data from the idle part of SAM can be transferred to the selected row in DRAM while the new data is being written in the active half of SAM. The start address is given by CA₅-CA₀ but is held in the TAP address register until the Serial port counter reaches the jump address. At that point, the start address register is loaded with the address from the TAP address register and the Serial port counter will also be loaded with this address at the same time. The writing of data in the previous inactive half of SAM will start at this address at the next SC clock. The Split Write Transfer in normal mode is illustrated in the timing diagram on page 45.

The example in the timing diagram on page 56 illustrates a Split Write Transfer between SAM and DRAM based on user supplied address CA₈ at CE fall during transfer cycle and an internally generated CA₇. In the first example, the Serial port is active writing data in the upper half of the SAM while the lower half of SAM is idling. Therefore, CA₇ is internally changed to “0” and the transfer is forced to lower quarter of the upper half of the selected row based on CA₈ = 1. In the second example, user supplies bit CA₈ is “1” and the Serial port is active writing data in the lower half of SAM, the transfer is therefore forced to the uppermost quarter of the selected row.

**Note:** A Full Write Transfer with WPBM must be performed before the start of any Split Write Transfer. After the Full Write Transfer, any number of Split Write Transfers can be performed. The Split Write Transfer can be initiated from the idling part of SAM at any time while the active half is being written. It is generally a good practice to perform a Split Write Transfer from the idle half of the SAM at any time which is way ahead of the last data being written into the active half of the SAM.
Split Register Write Transfer (Normal) Mode

Array

511

0

127

255

383

511

Rows

Cols

CA₇=0 CA₈=0

CA₇=1 CA₈=0

CA₇=0 CA₈=1

CA₇=1 CA₈=1

SAM

0

127

128

255

SP

Array

511

0

127

255

383

511

Rows

Cols

CA₇=0 CA₈=0

CA₇=1 CA₈=0

CA₇=0 CA₈=1

CA₇=1 CA₈=1
Serial Register Stop (SRS) Mode

The SRS mode is very useful in applications where the DRAM data is arranged in the form of tiles and the Serial port is read out in scan line order. A typical case is that of vectors that cross many scan lines on the screen. The pixels for vector(s) can be written in a single row or minimum number of rows depending on the tile width using page mode cycles. A detailed explanation is given in the Application Note, “Read/Write Transfer Operation”. The SRS mode is set by executing CBRS cycle just after power up. The 4-Mb VRAM has an 8-bit Stop Register. The Stop Register value is latched at the falling edge of RE during CBRS cycle using address inputs A4-A7 (A0-A3 and A8 are don’t care). Up to eight different stop positions or boundaries can be specified for each half of SAM as shown in the Stop Register Set table on page 57 by invoking a CBRS cycle.

Note: If the Serial port counter is between 128 and 255, the STOP address is equal to 128 plus the number(s) specified in column 3 of the Stop Register Set table on page 57. When the counter reaches the STOP address, the counter is loaded with the TAP point register address that was saved during the Split Transfer cycle.

For more details of the Stop Column control for the Serial Port, refer to the Application Note, “Read/Write Transfer Operation”. Another application of SRS mode is to make “Half Depth SAM” VRAM part compatible to “Full Depth SAM” VRAM parts. Full compatibility is provided between Half Depth SAM and Full Depth SAM by performing split transfer in SRS mode using STOP address of 127 or less. For more details, refer to Application Note, “Half SAM and Full SAM Compatibility”.

Full Register Read Transfer (SRS) Mode

A Full Read Transfer in SRS mode will transfer 256 x16 bits from the selected row based on CA7 at CE fall time during the Full Read Transfer cycle. CA8 is a don’t care. If CA7 is “0”, data from locations in the selected row having physical address CA7 equal to “0” is transferred to SAM. If CA7 is “1”, data from locations that have a physical address CA7 equal to “1” is transferred to SAM. Note that the data corresponding to physical address CA8 equal to “0” is associated with the lower half of SAM while the data corresponding to physical address CA8 equal to “1” in a row is associated with the upper half of SAM. The timing diagram on page 58 illustrates a Full Read Transfer in SRS mode between DRAM and SAM.

<table>
<thead>
<tr>
<th>Address by User</th>
<th>Stop Register Value: A7-A0</th>
<th>If the Serial port counter is less than 128, the STOP address is equal to whichever occurs first</th>
</tr>
</thead>
<tbody>
<tr>
<td>X 1111 XXXX</td>
<td>0111 1111</td>
<td>127</td>
</tr>
<tr>
<td>X 0111 XXXX</td>
<td>0011 1111</td>
<td>63,127</td>
</tr>
<tr>
<td>X 0011 XXXX</td>
<td>0001 1111</td>
<td>31,63,95,127</td>
</tr>
<tr>
<td>X 0001 XXXX</td>
<td>0000 1111</td>
<td>15,31,47,63,79,95,111,127</td>
</tr>
</tbody>
</table>

Note: If the Serial port counter is between 128 and 255, the STOP address is equal to 128 plus the number(s) specified in column 3 of the Stop Register Set table on page 57. When the counter reaches the STOP address, the counter is loaded with the TAP point register address that was saved during the Split Transfer cycle.
The example illustrates a full transfer in SRS mode based on \( CA_7 = 1 \).

**Split Register Read Transfer (SRS) Mode**

The Split Read Transfer in SRS mode is used to read data continuously from the Serial port without synchronizing the SC clock with the operation of the primary port. This mode is most useful for tiling applications. It is also used to make Half depth SAM VRAM parts compatible to Full depth SAM VRAM parts. When the Split Read Transfer in SRS mode is invoked, 128 x16 bits are transferred from a selected row based on user supplied column address “\( CA_7 \)” at \( \overline{CE} \) fall time and the Serial port counter reading. For example if the upper half of SAM is being read and user supplied \( CA_7 \) is “1”, then the data having physical addresses “\( CA_7 = 1 \) and \( CA_8 = 0 \)” from the selected row is transferred to the lower half of SAM. If the lower half of SAM is being read and the user supplied column address \( CA_7 \) is “1”, the data having physical addresses “\( CA_7 = 1 \) and \( CA_8 = 1 \)” from the selected row is transferred to the upper half of SAM. This is illustrated in the timing diagram on page 59. The user supplied column address “\( CA_6 \) - \( CA_0 \)” is held in a TAP address register until the Serial port counter reaches the STOP address. At that point, the start address register is loaded with the contents of the TAP address register. The Serial port counter is updated with this address at the same time. The reading of data from the Serial port will commence from this address in the previously inactive half of SAM at the next SC clock.
Split Register Read Transfer (SRS) Mode

Array

511

0

127

255

383

511

Rows

Cols

CA₇=0 CA₈=0

CA₇=1 CA₈=0

CA₇=0 CA₈=1

CA₇=1 CA₈=1

SAM

0

127

128

255

SP

Array

511

0

127

255

383

511

Rows

Cols

CA₇=0 CA₈=0

CA₇=1 CA₈=0

CA₇=0 CA₈=1

CA₇=1 CA₈=1

SAM

0

127

128

255

SP
Write Transfer (SRS) Modes

Full Register Write Transfer (SRS) Mode

The Full Register Write Transfer operation in SRS mode is illustrated in the timing diagram on page 60. This operation will store the entire contents of the SAM in the row specified by row address (RA8 - RA0) at RE fall time and CA7 at CE fall time during the Full Register Write Transfer cycle in SRS mode. CA7 controls the transfer of data to the particular segments of the row. If CA7 at CE fall time during a Full Register Transfer cycle is “1”, the data from SAM is stored in those segments of the row whose physical address bit “CA7” equals to “1”. Data from the lower half of SAM is transferred to locations in the row that have physical address CA8 equal to “0”, data from the upper half of SAM is transferred to locations in the row that have physical address CA8 equal to “1”. CA7-CA0 address supplied by the user at CE fall time during a Full Register Transfer cycle is loaded in the start address register to be used as starting location for writing the data in the Serial port on the next SC clock following the transfer. During the Full Register Write Transfer cycle, a WPBM can be loaded at RE fall time to mask the selected data bits at transfer time. Generally, it is a good practice to mask all the data bits at the first Full Register Write Transfer cycle to prevent writing of old data left over from previous Read Transfer operations.

The example illustrates a full transfer in SRS mode based on CA7=1.
Split Register Write Transfer (SRS) Mode

The Split Register Write Transfer is used to write data continuously in the Serial port. This transfer operation stores 128 x16 bits from SAM to the selected segment in a row specified by (RA₈ - RA₀) at RE fall time and CA₇ at CE fall time during the transfer cycle. The Serial port counter reading at the time of transfer determines the location of the segment in the selected row for the data transfer. The Split Register Write Transfer in SRS mode is illustrated in the timing diagram on page 62. The first example illustrates a Split Register Write Transfer between SAM and DRAM based on CA₇ and the status of which half of SAM is active and which half is inactive. In the example, user supplied address bit CA₇ is “1” and the upper half of SAM is active (data being written in that half) while the lower half of SAM is idling. Therefore, data from the lower half of SAM is forced to the upper quarter of the lower half of the selected row. Note that the data in the lower half of SAM is associated with row locations that have physical address bit CA₈ equal to “0”, while the data in the upper half of SAM is associated with the row locations that have physical address bit CA₈ equal to “1”. The user supplied address bits CA₆ - CA₀ are stored in the TAP address register during the transfer cycle. When the Serial port counter reaches the STOP address, the start address is loaded with the contents of TAP address register. At the same time, the Serial port counter is updated with the new start address. The writing of data in the previously inactive half of SAM will start from this new start address at the next SC clock.
Split Register Write Transfer (SRS) Mode

CA_7 = 0 CA_8 = 0

CA_7 = 1 CA_8 = 0

CA_7 = 0 CA_8 = 1

CA_7 = 1 CA_8 = 1

CA_7 = 0 CA_8 = 0

CA_7 = 1 CA_8 = 0

CA_7 = 0 CA_8 = 1

CA_7 = 1 CA_8 = 1
Package Diagram

Dwg. SSOG (Dimensions in millimeters)
### Revision Log

<table>
<thead>
<tr>
<th>Rev</th>
<th>Contents of Modification</th>
</tr>
</thead>
</table>
| 12/93 | 1. New mechanical drawings.  
2. Description on how IBM’s half depth SAM is compatible to a full depth SAM.  
3. Another Pin Configuration diagram in the section title Module Pin Definitions.  |
| 2/94  | 1. Added note to Ordering Information section.  
2. Remove $t_{TRG}$ parameter from timing table and Read Cycle timing.  
3. In extended data out diagram, the $W$ is changed from HIGH to DON'T CARE at $RE$ fall.  
4. Changed DC currents for 5.0 V and 3.3 V.  
5. Change SSOG size from .500” to .472” in Pin Configuration and Module Pin Definition. |
| 9/94  | Updated and added timing notes.                                                           |
| 4/95  | Major revision to update to Die Revision D preliminary specifications.                     |